Dear visitor,

If you are interested in obtaining the full version of this book it is published by Springer and due to be released on June 29, 2011. Also available from Amazon and other on line stores, due July 13 in Europe and August 10 in USA.

19.06.2011 Best regards, Vadim Vasyukevich

## SPRINGER (Europe)

http://www.springer.com/engineering/circuits+%26+systems/book/978-3-642-21610-7?ch angeHeader

USA

http://www.amazon.com/Asynchronous-Operators-Sequential-Logic-Venjunction/dp/3642 216102/ref=sr\_1\_1?ie=UTF8&qid=1308319956&sr=8-1

Australia

http://www.emporiumbooks.com.au/book/asynchronous-operators-of-sequential-logic-venj unction-sequention.do

# Asynchronous Operators of Sequential Logic:

## Venjunction & Sequention

Digital Circuits Analysis and Design Vadim Vasyukevich Dr. Science Comp. vadim.v@balticom.lv, vadimv93@gmail.com

## Abstract

This book is dedicated to new mathematical instruments assigned for logical modeling of the memory of digital devices. The case in point is logic-dynamical operation named venjunction and venjunctive function as well as sequention and sequentional function. Venjunction and sequention operate within the framework of sequential logic. In a form of the corresponding equations, they organically fit analytical expressions of Boolean algebra. Thus, a sort of symbiosis is formed using elements of asynchronous sequential logic on the one hand and combinational logic on the other hand. So, asynchronous logic is represented in the form of enhanced Boolean logic. The book contains initial concepts, fundamental definitions, statements, principles and rules needed for theoretical justification of the mathematical apparatus and its validity for asynchronous logic. Asynchronous operators named venjunctor and sequentor are designed for practical implementation. These basic elements are assigned for realizing of memory functions in sequential circuits. Present research work is the final stage of generalization and systematization of all those ideas and investigations, author's interest to which alternately flashed up and faded over many years and for various reasons until formed "critical mass", and all findings were arranged definitively as a mathematical basis of a theory appropriately associated under a common theme - asynchronous sequential logic, essentially classified as switching logic, which falls

into category of algebraic logics.

| CONTENTS 2                               |             |            |          |        |
|------------------------------------------|-------------|------------|----------|--------|
| PREFACE 2                                |             |            |          |        |
| FOREWORD 6                               |             |            |          |        |
| <u>FOREWORD</u> 0                        |             |            |          |        |
| 1 VENJUNCTION 10                         |             |            |          |        |
| 1.1 Binary sets and sequences 10         |             |            |          |        |
| 1.1.1 Format of binary set 10            |             |            |          |        |
| 1 1 2 Binary sequences 11                |             |            |          |        |
| 1 1 3 Asynchronous sequences             | 11          |            |          |        |
| 1.1.4 Intersection of sets and sequences |             | 12         |          |        |
| 1.2 Logical switchings 12                |             | 12         |          |        |
| 1.2 Logical Switchings 12                |             |            |          |        |
| 1.2.1 Wollents of Switchings 15          | 12          |            |          |        |
| 1.2.2 Background for switchings          | 13          |            |          |        |
| 1.2.3 Rules for switchings 14            | 1 11        | <i>.</i> . | 1.4      |        |
| 1.3 Methods for representation of variat | oles colle  | ctions     | 14       |        |
| 1.3.1 Representation by a sequence of    | of binary s | sets       | 14       |        |
| 1.3.2 Representation by a set of asyn    | chronous    | sequenc    | es       | 15     |
| 1.3.3 Representation by a sequence of    | oflogical   | switchin   | gs       | 15     |
| 1.4 Switching function – venjunction     | 16          |            |          |        |
| 1.4.1 Operation of venjunction           | 16          |            |          |        |
| 1.4.2 Switching function 16              |             |            |          |        |
| 1.4.3 Venjunction as function            | 17          |            |          |        |
| 1.5 Venjunction in comparison with cor   | njunction   | 19         |          |        |
| 1.6 Methods of venjunction definition    | 20          |            |          |        |
| 1.6.1 Definition based on binary sets    | and sequ    | ences      | 20       |        |
| 1.6.2 Definition with involving an in    | determin    | ate value  | 20       |        |
| 1.6.3 Definition with involving a con    | ijunction   | 21         |          |        |
| 1.6.4 Definition with involving and      | cillary bir | nary varia | able     | 21     |
| 1.6.5 Not formal definition: verbal "r   | eading" o   | of venjun  | ction    | 21     |
| 1.7 Truth tables for venjunction 22      | U           | 5          |          |        |
| 1.8 Veniunctive functions and their enu  | meration    | 25         |          |        |
| 1.8.1 Veniunctive complete form          | 26          |            |          |        |
| 1.8.2 Enumeration of functions of two    | o variable  | es         | 27       |        |
| 1.9 Graphics of veniunctive functions    | 29          |            |          |        |
| 191 Graphical representation of swit     | tchings     | 29         |          |        |
| 192 Graph of cycles of switchings        | 30          |            |          |        |
| 1 10 Veniunctive properties (Basic form  | ulae)       | 31         |          |        |
| Historical background 31                 | uiue)       | 51         |          |        |
| 1 10 1 Relations between operations      | ofconiur    | nction an  | d veniun | rtion  |
| 32                                       | orconju     | ietion un  | a venjun | 201011 |
| 1 10 2 Inversion (negation) of veniur    | oction      | 32         |          |        |
| 1 10 3 Operations with mirror venium     | ctions      | 32         |          |        |
| 1.10.4 Commutativity and associativ      | ity         | 33         |          |        |
| 1.10.5 Distributivity and idempotent     | Ity         | 22         |          |        |
| 1.10.6 Abcomptions 24                    | y           | 33         |          |        |
| 1.10.7 Dulas of zeroing 25               |             |            |          |        |
| 1.10.7 Kules of zeloning 55              |             |            |          |        |
| 1.10.8 venjunction with logical unit     | y 35        |            | 25       |        |
| 1.11 Venjunctive representation of inde  |             | У          | 33       |        |
| 1.11.1 Logical indeterminacy             | 33          |            |          |        |
| 1.11.2 Criterion for indeterminacy       | 36          |            |          |        |
| References 37                            |             |            |          |        |
|                                          |             |            |          |        |
| 2 VENJUNCTIVE EXPRESSIONS                | 38          |            |          |        |
| 2.1 Bistable cell 38                     |             |            |          |        |
| 2.1.1 Functions of bistable cell         | 39          |            |          |        |
| 2.1.2 Bistable cell with NOR element     | ts          | 41         |          |        |
| 2.2 Triggers 42                          |             |            |          |        |

| 2.2.1 SR flip-flop 42                               |                        |
|-----------------------------------------------------|------------------------|
| 2.2.2 JK flip-flop 44                               |                        |
| 2.2.3 T flip-flop (toggle trigger) 46               |                        |
| 2.2.4 Clocked D-latch 48                            |                        |
| Historical background 49                            |                        |
| 2.3 Venjunctor 49                                   |                        |
| 2.3.1 Expressions and circuits of venjunctor        | 50                     |
| 2.3.2 Double venjunctor 52                          |                        |
| 2.4 Logical circuits with "exotic" functions        | 53                     |
| 2.4.1 Truncated venjunction with function           | 53                     |
| 2.4.2 Truncated venjunction with function           | 54                     |
| 2.4.3 Indefinite venjunction with degenerative      | function 55            |
| Remark 55                                           |                        |
| References 55                                       |                        |
|                                                     |                        |
| 3 SEQUENTION 57                                     |                        |
| 3.1 Sequention as an ordered set 57                 |                        |
| Consequence 58                                      |                        |
| Remark on intersection of sets 58                   |                        |
| 3.2 Sequention – function 59                        |                        |
| 3.2.1 Definition of sequention 60                   |                        |
| 3.2.2 Sequention-function in comparison with        | sequention-set 61      |
| 3.2.3 Correct sequentions 62                        |                        |
| 3.3 Simple and complicated sequentions 62           |                        |
| Remark 62                                           |                        |
| 3.3.1 Embedded sequentions 63                       | ()                     |
| 3.3.2 Embedding layers of sequentions               | 63                     |
| 3.4 Binary relations in composite sequentions       | 64                     |
| 3.4.1 Relations of two-component sequentions        | 65                     |
| 3.4.2 Relations of sequentions in connection v      | with order relation 66 |
| 3.4.3 Features of sequentions with common ele       | ements 68              |
| 3.5 Functionally imperfect sequentions 69           |                        |
| 3.5.1 Definition of imperfection 69                 |                        |
| 3.5.2 Examples of imperfect sequentions             | 69                     |
| 3.5.3 Criterions for functional imperfection        | 70                     |
| 3.5.4 Compatible sequentions 72                     |                        |
| 3.6 Splitting and splicing of sequentions 73        |                        |
| 3.6.1 Splitting 73                                  |                        |
| 3.6.2 Splicing 74                                   |                        |
| 3.7 Sequential laws 74                              |                        |
| 3.7.1 Commutativity, associativity and distribution | utivity 74             |
| 3.7.2 Zeroing rule 76                               |                        |
| 3.7.3 Absorption rule 76                            |                        |
| 3.7.4 Splicing rule 77                              |                        |
| 3.7.5 Splitting rule 77                             |                        |
| Postulates 77                                       |                        |
| 3.8 Methods for decomposition of sequentions        | 78                     |
| 3.8.1 Non-systemized splitting 78                   |                        |
| 3.8.2 Regular splitting into minisequentions        | 79                     |
| 3.8.3 Separation of elements 80                     |                        |
| 3.9 Forms for representation of sequentions         | 80                     |
| 3.9.1 Relation of sequention with venjunction       | 81                     |
| 3.9.2 Conjunctive form 82                           |                        |
| 3.9.3 Venjunctive form 83                           |                        |
| Findings 83                                         |                        |
| 3.10 Boolean operations with sequentions            | 84                     |
| 3.10.1 General principles for conjunctions          | 85                     |
| 3.10.2 General principles for disjunctions          | 86                     |
| 3.10.3 General principles for venjunctions          | 86                     |
| 3.11 Transformation of complicated sequentions      | 87                     |

|   | 3.11.1 Conjunctive expansion 88                        |          |     |
|---|--------------------------------------------------------|----------|-----|
|   | 3.11.2 Venjunctive separation 89                       |          |     |
|   | 3.11.3 Modification of sequentions 90                  |          |     |
|   | 3.12 Graphics of sequentions. Memory depth and volun   | ne 91    |     |
|   | 3.12.1 Graph of sequention 91                          |          |     |
|   | 3.12.2 Memory depth 92                                 |          |     |
|   | 3.12.3 Memory of complicated sequentions 93            |          |     |
|   | 3.12.4 Memory volume 93                                |          |     |
|   | Note 94                                                |          |     |
|   | References 94                                          |          |     |
| 1 | CIDCUIT DESIGN 05                                      |          |     |
| - | A 1 Trigger function 95                                |          |     |
|   | 4.1 1 Definition and properties 05                     |          |     |
|   | 4.1.2 Trigger function features 96                     |          |     |
|   | 4.1.2 Conditional trigger functions 07                 |          |     |
|   | 4.1.4 Memory formula 98                                |          |     |
|   | 4.1.5 Enumeration of trigger functions 98              |          |     |
|   | Note 100                                               |          |     |
|   | 4.2 Trigger-type devices 100                           |          |     |
|   | 4.2.1 Triggered lambda-function 101                    |          |     |
|   | 4.2.2 Trigger function of C-element (Muller C-gate)    | 102      |     |
|   | 4 2 3 Trigger function for doubled histable cell       | 102      |     |
|   | 4 2 4 Examples of trigger devices 105                  | 105      |     |
|   | 4 2 5 Notes on classification of triggers 106          |          |     |
|   | 4.3 Zone model for switching functions 107             |          |     |
|   | 4.3.1 Typical zone models of trigger circuits 109      |          |     |
|   | 4.3.2 Basic zone configurations 110                    |          |     |
|   | 4.3.3 Example of using zone model 112                  |          |     |
|   | 4.3.4 Zone model in the context of race hazards        | 113      |     |
|   | 4.4 Asynchronous logic of feedbacks 113                |          |     |
|   | 4.4.1 Positive feedback 114                            |          |     |
|   | 4.4.2 Negative feedback 116                            |          |     |
|   | 4.5 Algorithms for extension of sequentions 118        |          |     |
|   | 4.5.1 Algorithm I 118                                  |          |     |
|   | 4.5.2 Algorithm II 119                                 |          |     |
|   | 4.5.3 Algorithm III 119                                |          |     |
|   | Note 120                                               |          |     |
|   | 4.6 Sequentor 120                                      |          |     |
|   | 4.7 Logical implementation of sequential circuits 122  |          |     |
|   | Historical background 122                              |          |     |
|   | 4.7.1 Structural model of digital devices 123          |          |     |
|   | 4.7.2 Advantages and restrictions of the model 125     |          |     |
|   | 4.7.3 Example of constructing of logical circuit       | 126      |     |
|   | References 129                                         |          |     |
|   | Appendix A: The list of venjunctive functions on two v | ariables | 131 |
|   | Appendix B: The list of typical trigger functions 136  |          |     |
|   | Appendix C: Examples of trigger-type devices 139       |          |     |
|   | Appendix D: Asynchronous sequential circuits 145       |          |     |
|   |                                                        |          |     |
|   |                                                        |          |     |

### PREFACE

: ("What is to be done?" Nikolay Chernyshevsky

First of all let me comply with A.L. Fradkov<sup>1</sup>: "Overall majority of science areas today look like a flowering meadow after a huge herd of animals had a walk on it. Grass is largely eaten and "juiciest peaces" are eroded up to the ground. Some areas are strolled upon numerous times. Here and there grass is only rumpled, but it would take an enormous effort to eat it, and the result would be so hardly noticeable that big animals are already seeking new pastures over many years…"

Now in essence.

This manuscript is dedicated to new mathematical instruments assigned for logical modeling of the memory of digital devices. The case in point is logic-dynamical operation named venjunction and venjunctive function as well as sequention<sup>2</sup> and sequentional function. Venjunction and sequention operate within the framework of sequential logic. In a form of corresponding equations, they organically fit analytical expressions of Boolean algebra. Thus, a sort of symbiosis is formed using elements of asynchronous sequential logic on the one hand, and combinational logic on the other hand. Thence, a common denomination is asynchronous logic.

A peak of publications on the asynchronous logic came in the middle of the 1990s. In spite of undertaken efforts and progress observed in this direction, it must be confessed that properly appreciable results are not achieved. At least not such, as have been expected. Together with this, relevance and claiming of asynchronous circuit as an object of science interest does not raise doubts. But it is evident that priority of investigations is displaced to programming and verification aspects as well as to the practical field of technology and technical engineering.

A wealth of methods, ways and applications developed for solving various problems related with digital circuits allow establishing the following.

- Asynchronous circuit analysis and design is a complicated and heterogeneous problem.
- There are no universal generally accepted approaches.
- All models and methods, as well as their applications, are not devoid of disadvantages.
- New ideas are desirable and required.

In the light of established situation, a curious thought arises: may be finite-automaton apparatus as being monopoly mathematical instrument for sequential circuits is the cause of intractable problems, because its scientific resource is exhausted.

Indeed?!

<sup>&</sup>lt;sup>1</sup> Article "How to publish a good article and to reject a bad one. Notes of a reviewer" Available in Russian at: http://www.ipme.ru/ipme/labs/ccs/alf/f\_at03r.pdf.

<sup>&</sup>lt;sup>2</sup> Not to be confused with "sequent", used for the sequent calculus.

#### FOREWORD

In the beginning was Boolean algebra. Named in honor of George Boole, this algebra gave symbolic expressions for a binary logic. So the beginning relates to the 1840s.

Development of the theoretical grounds for Boolean algebra's digital applications has been basically completed in the 1950s. At that time mathematical instruments for representation, transformation and minimization of logical operations were ready

Boolean algebra constitutes a mathematical basis for digital circuits. It is known, how relatively easy Boolean equation is translated into logical circuit. Inverse transformation is performed without difficulties as well. In other words, a principle of one-to-one correspondence is on hand. Boolean expressions play the role of a natural analytical model of combinational digital circuits.

In contrast with combinational logic, there are no easy ways to represent behavior of logical circuits with feedbacks in an analytical form; tables and graphs are in use. Circuit's logic language is not in accord with state-transition expressions. Therefore, constructing of sequential circuit is a complicated, many-staged and heterogeneous procedure. As to inverse transformation, present analysis does not give formal methods for this problem. The corresponding solution is available only for simple circuits with memory elements.

The problem is how to formalize operation of memory devices mathematically in terms of binary logic, and how to get analytical model which enables to adequately reflect functionality of these devices. In this connection it is proposed to solve the mentioned problem by means of asynchronous operators, named venjunction and sequention. Under conditions that existing delays are unknown, algebraic expressions obtained on the basis of these operations one-to-one correspond to the modeled circuit. Thus, relation between asynchronous sequential circuit and its model becomes similar to relation between combinational circuit and expressions of Boolean algebra. As a result new analytical possibilities appear and some problems could be solved in easier way. Asynchronous operators may be found to be not only useful, but productive as well.

The book contains initial concepts, fundamental definitions, statements, principles and rules needed for theoretical justification of the new mathematical apparatus and its validity for asynchronous logic. Asynchronous operators named venjunctor and sequentor are designed for practical implementation. These basic elements are assigned for realizing of memory function in sequential circuits. It is important that in general case memory depth theoretically is not restricted.

The author develops original approach, whose superiority is in homogeneity of mathematical expressions. This approach does not substitute or copy the existing procedures; as well it does not solve all problems. Obtained results can be used independently or together with present methods.

Formed sequential logic essentially is classified as switching logic, which falls into category of algebraic logics. For better understanding reader should know Boolean algebra, set theory, and foundations of digital devices.

Present research work is the final stage of generalization and systematization of all those ideas and investigations, author's interest to which alternately flashed up and faded over many years and for various reasons until formed "critical mass", and all findings were arranged definitively as a mathematical basis of a theory appropriately associated under a common theme – asynchronous sequential logic.

**Acknowledgments** I am grateful to everybody who did not bother me during writing of this book. Thanks also to my friends who from time to time distracted me with important and trivial dealings that helped me to preserve my potency and peace of mind. My special

thanks to my beloved daughter Katerina for her participation in editing of manuscript, for her help with translation from Russian and invaluable moral support.