

# Intel<sup>®</sup> Server Board S5400SF

## Technical Product Specification

Intel order number: D92944-006



**Revision 2.01** 

**July 2008** 

**Enterprise Platforms and Services Division - Marketing** 

## **Revision History**

| Date           | Revision<br>Number | Modifications                                                                                                                                                                             |
|----------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| September 2007 | 1.00               | Initial release.                                                                                                                                                                          |
| July 2008      | 2.00               | Updated supported CPU table; added memory type support table; updated password clear procedure; updated supported BIOS POST error code table; updated BIOS Setup Utility options section; |
| July 2008      | 2.01               | Updated processor naming                                                                                                                                                                  |

## **Disclaimers**

Information in this document is provided in connection with Intel<sup>®</sup> products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Intel® Server Board S5400SF may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Intel Corporation server baseboards support peripheral components and contain a number of high-density VLSI and power delivery components that need adequate airflow to cool. Intel's own chassis are designed and tested to meet the intended thermal requirements of these components when the fully integrated system is used together. It is the responsibility of the system integrator that chooses not to use Intel developed server building blocks to consult vendor datasheets and operating parameters to determine the amount of air flow required for their specific application and environmental conditions. Intel Corporation can not be held responsible if components fail or the server board does not operate correctly when used outside any of their published operating or non-operating limits.

Intel, Pentium, Itanium, and Xeon are trademarks or registered trademarks of Intel Corporation.

\*Other brands and names may be claimed as the property of others.

Copyright © Intel Corporation 2008.

## **Table of Contents**

| 1. Introdu     | ıction                                              | 18 |
|----------------|-----------------------------------------------------|----|
| 1.1            | Chapter Outline                                     | 18 |
| 1.2            | Server Board Use Disclaimer                         | 18 |
| 2. Produc      | ct Overview                                         | 19 |
| 2.1            | Intel® Server Board S5400SF Feature Set             | 19 |
| 2.2            | Server Board Layout                                 | 20 |
| 2.3            | Connector and Component Locations                   |    |
| 2.4            | Light Guided Diagnostic LED Locations               | 22 |
| 2.5            | External I/O Connector Locations                    | 23 |
| 3. Function    | onal Architecture                                   | 24 |
| 3.1            | Processor Support                                   | 25 |
| 3.1.1          | Processor Population Rules                          |    |
| 3.1.2          | Multiple Processor Initialization                   | 26 |
| 3.1.3          | Enhanced Intel SpeedStep <sup>®</sup> Technology    |    |
| 3.1.4          | Intel® Extended Memory 64 Technology (Intel® EM64T) |    |
| 3.1.5          | Execute Disable Bit Feature                         |    |
| 3.1.6          | Multi-Core Processor Support                        |    |
| 3.1.7          | Intel <sup>®</sup> Virtualization Technology        |    |
| 3.1.8          | Platform Environmental Control Interface (PECI)     |    |
| 3.1.9          | Common Enabling Kit (CEK) Design Support            |    |
| 3.2            | Intel® 5400 Memory Controller Hub (MCH)             |    |
| 3.2.1          | Processor Front Side Buses                          |    |
| 3.2.2          | Snoop Filter                                        | 30 |
| 3.2.3          | System Memory Controller and Memory Sub-system      |    |
| 3.2.3          |                                                     |    |
| 3.2.3          | 1 11                                                |    |
| 3.2.3<br>3.2.3 | , ,                                                 |    |
| 3.2.3          |                                                     |    |
| 3.2.3          | 1 1                                                 |    |
| 3.2.3          | .7 FBD Memory Thermal Management                    | 37 |
| 3.2.3          |                                                     |    |
|                | d.3.8.1 Memory sizing and Configuration             |    |
|                | 1.3.8.2 POST Error Codes                            |    |
|                | 1.3.8.3 Publishing System Memory                    |    |
|                | 1.3.8.4 Memory Interleaving                         |    |
|                | 1.3.8.5 Support for Mixed Speed Memory Modules      |    |
| 3.2.3<br>3.2   | .9 Memory Error Handing                             |    |
|                | •                                                   | -  |

| (     | 3.2.3.9.2 Faulty Links                                              | 40 |
|-------|---------------------------------------------------------------------|----|
| ;     | 3.2.3.9.3 Error Counters and Thresholds                             | 40 |
| ;     | 3.2.3.9.4 Multi-bit Correctable Error Counter Threshold             |    |
|       | 3.2.3.9.5 FBD Fatal Error Threshold                                 |    |
|       | 2.3.10 Memory Error Reporting                                       |    |
|       | 3.2.3.10.2 DIMM Fault Indicator LEDs                                |    |
| 3.3   | ESB2-E IO Controller                                                |    |
| 3.3.1 |                                                                     |    |
| 3.3   | 3.1.1 Intel <sup>®</sup> Embedded Server RAID Technology II Support | 43 |
| 3.3.2 |                                                                     |    |
| 3.3.3 |                                                                     |    |
| 3.3.4 |                                                                     |    |
|       | 3.4.1 Native USB Support                                            |    |
|       | 3.4.2 Legacy USB Support                                            |    |
| 3.3.5 | System Management Bus (SMBus 2.0)                                   | 45 |
| 3.3.6 | Real-time Clock (RTC)                                               | 46 |
| 3.3.7 | General-purpose Input/Output (GPIO)                                 | 46 |
| 3.4   | PCI Sub-System                                                      | 46 |
| 3.4.1 | ESB2-E PCI32: 32-bit, 33-MHz PCI Bus Segment                        | 46 |
| 3.4.2 | ESB2-E Port 1: x4 PCI Express* Bus Segment                          | 46 |
| 3.4.3 | B ESB2-E Port 2: x4 PCI Express* Bus Segment                        | 47 |
| 3.4.4 | -                                                                   |    |
| 3.4.5 |                                                                     |    |
| 3.4   | I.5.1 PCI Express* Riser Slot                                       |    |
| 3.4.6 | S Scan Order                                                        | 47 |
| 3.4.7 | Resource Assignment                                                 | 47 |
| 3.4.8 | Automatic IRQ Assignment                                            | 47 |
| 3.4.9 | Legacy Option ROM Support                                           | 48 |
| 3.4.1 | 0 EFI PCI APIs                                                      | 48 |
| 3.4.1 | 1 Legacy PCI APIs                                                   | 48 |
| 3.5   | Video Support                                                       |    |
| 3.5.1 | • •                                                                 |    |
| 3.5.2 |                                                                     |    |
| 3.5.3 | ·                                                                   |    |
| 3.6   | Network Interface Controller (NIC)                                  |    |
| 3.6.1 |                                                                     |    |
| 3.6.2 |                                                                     |    |
|       |                                                                     |    |
| 3.7   | Super I/O                                                           |    |
| 3.7.1 | Serial Ports                                                        | 50 |

| Intel® Serve   | er Board S5400SF <b>TPS</b>                             | Table of Contents |
|----------------|---------------------------------------------------------|-------------------|
| 3.7.2          | Floppy Disk Controller                                  | 52                |
| 3.7.3          | Keyboard and Mouse Support                              | 52                |
| 3.7.4          | Wake-up Control                                         | 52                |
| 3.7.5          | System Health Support                                   | 52                |
| 4. Servei      | <sup>-</sup> Management                                 | 53                |
| 4.1            | ESB2-E Baseboard Management Controller (BMC) Feature Se | et54              |
| 4.1.1          | IPMI 2.0 Features                                       | 54                |
| 4.1.2          | Non-IPMI Features                                       | 55                |
| 4.1.3          | New Features                                            | 56                |
| 4.2            | Advanced Configuration and Power Interface (ACPI)       | 56                |
| 4.2.1          | ACPI Power Control                                      | 56                |
| 4.2.2          | ACPI State Synchronization                              | 56                |
| 4.2.3          | ACPI S0 Support                                         | 56                |
| 4.2.4          | ACPI S1 Sleep Support                                   | 57                |
| 4.2.5          | ACPI S4 Support                                         | 57                |
| 4.2.6          | ACPI S5 Support                                         | 57                |
| 4.2.7          | ACPI Power State Notify                                 | 57                |
| 4.3            | System Initialization                                   | 57                |
| 4.3.1          | Processor TControl Setting                              | 57                |
| 4.3.2          | Fault Resilient Booting (FRB)                           | 58                |
| 4.3.2<br>4.3.2 |                                                         |                   |
| 4.3.3          | Boot Control Support                                    | 58                |
| 4.4            | Integrated Front Panel User Interface                   | 59                |
| 4.4.1          | Power LED                                               | 59                |
| 4.4.2          | System Status LED                                       | 59                |
| 4.4.3          | Chassis ID LED                                          | 61                |
| 4.4.4          | Front Panel / Chassis Inputs                            | 61                |
| 4.4.4          |                                                         |                   |
| 4.4.4<br>4.4.4 |                                                         |                   |
| 4.4.4          | 4.4 Chassis Identify                                    | 62                |
| 4.4.5          | Secure Mode and Front Panel Lock-out Operation          | 62                |
| 4.5            | Platform Control                                        |                   |
| 4.5.1          | Overview                                                | 63                |
| 4.5.2          | FBDIMM Closed Loop Thermal Throttling (CLTT)            | 65                |
| 4.5.3          | FBDIMM Open Loop Throughput Throttling (OLTT)           | 65                |
| 4.5.4          | Fan Speed Control                                       |                   |
| 4.5.4<br>4.5.4 | 3, 11 3, 11 3, 11 3, 11                                 |                   |
| 4.6            | Standard Fan Management                                 |                   |

| 4.7              | Private Management I2C Buses                   | 07 |
|------------------|------------------------------------------------|----|
|                  | Tivate Management 120 Bacco                    | 6/ |
| 4.8              | BMC Messaging Interfaces                       | 68 |
| 4.8.1            | LPC / KCS Interface                            | 68 |
| 4.8.2            | Server Management Software (SMS) Interface     | 68 |
| 4.8.3            | SMM Interface                                  | 68 |
| 4.8.4            | IPMB Communication Interface                   | 68 |
| 4.8.5            | Emergency Management Port (EMP) Interface      | 68 |
| 4.8.6            | LAN Interface                                  | 68 |
| 4.9              | Event Filtering and Alerting                   | 69 |
| 4.9.1            | Platform Event Filtering                       | 69 |
| 4.9.2            | Alert-over-LAN                                 | 69 |
| 4.9.3            | Factory Default Event Filters                  | 69 |
| 4.9.4            | Alert Policies                                 | 70 |
| 4.10             | Watchdog Timer                                 | 70 |
| 4.11             | System Event Log (SEL)                         | 70 |
| 4.12             | Sensor Data Record (SDR) Repository            | 70 |
| 4.13             | Field Replaceable Unit (FRU) Inventory Device  | 70 |
| 4.14             | Non-maskable Interrupt (NMI)                   | 71 |
| 4.15             | General Sensor Behavior                        | 71 |
| 4.15.1           | Sensor Initialization                          | 71 |
| 4.15.2           | Sensor Rearm                                   | 71 |
| 4.16             | Processor Sensors                              | 72 |
| 4.16.1           | Processor Status Sensors                       | 72 |
| 4.16.2           | Processor VRD Over-Temperature Sensor          | 73 |
| 4.16.3           | ThermalTrip Monitoring                         | 73 |
| 4.16.4           | IERR Monitoring                                | 73 |
| 4.16.5           | Dynamic Processor Voltage Monitoring           | 73 |
| 4.16.6           | Processor Temperature Monitoring               | 74 |
| 4.16.7           | Processor Thermal Control Monitoring (ProcHot) | 74 |
| 4.16.8           | CPU Population Error Sensor                    | 74 |
| 4.17             | Intel Remote Management Module-2 Support       | 74 |
| 5. System        | 1 BIOS                                         | 75 |
| 5.1              | BIOS Identification String                     | 75 |
| 5.2              | BIOS User Interface                            | 76 |
| 5.2.1            | Logo / Diagnostic Screen                       | 76 |
| 5.2.2            | BIOS Setup Utility                             | 76 |
| 5.2.2.           | ·                                              |    |
| 5.2.2.<br>5.2.2. | 1 5 7                                          |    |

| Tab | le of Cont | ents                                             | Intel® Server Board S5400SF TPS |
|-----|------------|--------------------------------------------------|---------------------------------|
|     | 6.5.2      | Reset Button                                     | 121                             |
|     | 6.5.3      | NMI Button                                       | 121                             |
|     | 6.5.4      | Chassis Identify Button                          | 121                             |
|     | 6.5.5      | Power LED                                        | 122                             |
|     | 6.5.6      | System Status LED                                | 122                             |
|     | 6.5.7      | Chassis ID LED                                   | 124                             |
| 6   | .6         | Bridge Board Connector (J4G1)                    | 125                             |
| 6   | .7         | I/O Connector Pin-out Definition                 | 126                             |
|     | 6.7.1      | VGA Connector (J6A1)                             | 126                             |
|     | 6.7.2      | NIC Connectors                                   | 127                             |
|     | 6.7.3      | IDE Connector (J3G2)                             | 127                             |
|     | 6.7.4      | Intel® I/O Expansion Module Connector (J3B1)     | 128                             |
|     | 6.7.5      | SATA Connectors                                  | 129                             |
|     | 6.7.6      | Serial Port Connectors                           | 129                             |
|     | 6.7.7      | Keyboard and Mouse Connector                     | 130                             |
|     | 6.7.8      | USB 2.0 Connectors                               | 130                             |
| 6   | .8         | Fan Headers                                      | 131                             |
| 6   | .9         | Chassis Intrusion Switch Header                  | 131                             |
| 7.  | Jumper     | Block Settings                                   | 133                             |
| 7   | .1         | Recovery Jumper Blocks                           | 133                             |
|     | 7.1.1      | System Administrator/User Password Reset Proce   | edure134                        |
|     | 7.1.2      | CMOS Clear Procedure                             | 134                             |
|     | 7.1.3      | BMC Force Update Procedure                       | 134                             |
| 7   | .2         | BIOS Select Jumper                               | 135                             |
| 7   | .3         | External RJ45 Serial Port Jumper Block           | 136                             |
| 8.  | Light G    | uided Diagnostics                                | 137                             |
| 8   | .1         | 5-Volt Standby LED                               | 137                             |
| 8   | .2         | System ID LED and System Status LED              | 138                             |
|     | 8.2.1      | System Status LED – BMC Initialization           | 139                             |
| 8   | .3         | DIMM Fault LEDs                                  | 140                             |
| 8   | .4         | Processor Fault LED                              | 140                             |
| 8   | .5         | Fan Fault LEDs                                   | 141                             |
| 8   | .6         | Post Code Diagnostic LEDs                        | 141                             |
| 9.  | Power a    | nd Environmental Specifications                  | 142                             |
| 9   | .1         | Intel® Server Board S5400SF Design Specification | ıs142                           |
| 9   | .2         | Server Board Power Requirements                  | 143                             |
|     | 9.2.1      | Processor Power Support                          | 143                             |
|     | 9.2.2      | Power Supply DC Output Requirements              | 144                             |

| Intel® Server | Board S5400SF <b>TPS</b>                      | Table of Contents |
|---------------|-----------------------------------------------|-------------------|
| 9.2.3         | Power On Loading                              | 144               |
| 9.2.4         | Grounding                                     | 145               |
| 9.2.5         | Standby Outputs                               | 145               |
| 9.2.6         | Remote Sense                                  | 145               |
| 9.2.7         | Voltage Regulation                            | 145               |
| 9.2.8         | Dynamic Loading                               | 146               |
| 9.2.9         | Capacitive Loading                            | 146               |
| 9.2.10        | Closed-Loop Stability                         | 146               |
| 9.2.11        | Common Mode Noise                             | 146               |
| 9.2.12        | Ripple / Noise                                | 146               |
| 9.2.13        | Soft Starting                                 | 147               |
| 9.2.14        | Timing Requirements                           | 147               |
| 9.2.15        | Residual Voltage Immunity in Standby Mode     | 150               |
| 10. Regula    | tory and Certification Information            | 151               |
| 10.1          | Product Regulatory Compliance                 | 151               |
| 10.1.1        | Product Safety Compliance                     | 151               |
| 10.1.2        | Product EMC Compliance – Class A Compliance   | 151               |
| 10.1.3        | Certifications / Registrations / Declarations | 151               |
| 10.1.4        | Product Ecology Requirements                  | 151               |
| 10.1.5        | Product Regulatory Compliance Markings        | 152               |
| 10.2          | Electromagnetic Compatibility Notices         | 153               |
| 10.2.1        | FCC (USA)                                     | 153               |
| 10.2.2        | ICES-003 (Canada)                             | 154               |
| 10.2.3        | Europe (CE Declaration of Conformity)         | 154               |
| 10.2.4        | VCCI (Japan)                                  | 154               |
| 10.2.5        | Taiwan Declaration of Conformity (BSMI)       | 154               |
| 10.2.6        | Korean Compliance (RRL)                       | 155               |
| 10.2.7        | CNCA (CCC-China)                              | 155               |
|               |                                               |                   |

## **List of Figures**

| Figure 1. Components & Connector Location Diagram                               | 21  |
|---------------------------------------------------------------------------------|-----|
| Figure 2. Light Guided Diagnostic LED Location Diagram                          | 22  |
| Figure 3. Intel <sup>®</sup> Server Board S5400SF External I/O Layout           | 23  |
| Figure 4. Server Board Functional Block Diagram                                 | 24  |
| Figure 5. CEK Processor Mounting                                                | 29  |
| Figure 6. Memory Slot Layout                                                    | 32  |
| Figure 7. Recommended Minimum DIMM Memory Configuration                         | 35  |
| Figure 8. Recommended Four DIMM Configuration                                   | 36  |
| Figure 9. Serial Port Configuration Jumper Location                             | 51  |
| Figure 10. SMBUS Block Diagram                                                  | 53  |
| Figure 11. Setup Utility — Main Screen Display                                  | 80  |
| Figure 12. Setup Utility — Advanced Screen Display                              | 82  |
| Figure 13. Setup Utility — Processor Configuration Screen Display               | 84  |
| Figure 14. Setup Utility — Specific Processor Information Screen Display        | 86  |
| Figure 15. Setup Utility — Memory Configuration Screen Display                  | 87  |
| Figure 16. Setup Utility — Configure RAS and Performance Screen Display         | 89  |
| Figure 17. Setup Utility — ATA Controller Configuration Screen Display          | 90  |
| Figure 18. Setup Utility — Mass Storage Controller Configuration Screen Display | 92  |
| Figure 19. Setup Utility — Serial Port Configuration Screen Display             | 93  |
| Figure 20. Setup Utility — USB Controller Configuration Screen Display          | 94  |
| Figure 21. Setup Utility — PCI Configuration Screen Display                     | 96  |
| Figure 22. Setup Utility - System Acoustic and Performance Configuration        | 97  |
| Figure 23. Setup Utility — Security Configuration Screen Display                | 98  |
| Figure 24. Setup Utility — Server Management Configuration Screen Display       | 100 |
| Figure 25. Setup Utility — Console Redirection Screen Display                   | 101 |
| Figure 26. Setup Utility — Server Management System Information Screen Display  | 103 |
| Figure 27. Setup Utility — Boot Options Screen Display                          | 104 |
| Figure 28. Setup Utility — Hard Disk Order Screen Display                       | 105 |
| Figure 29. Setup Utility — CDROM Order Screen Display                           | 106 |
| Figure 30. Setup Utility — Floppy Order Screen Display                          | 106 |
| Figure 31. Setup Utility — Network Device Order Screen Display                  | 107 |
| Figure 32. Setup Utility — BEV Device Order Screen Display                      | 108 |
| Figure 33. Setup Utility — Boot Manager Screen Display                          | 108 |
| Figure 34. Setup Utility — Error Manager Screen Display                         | 109 |
| Figure 35. Setup Utility — Exit Screen Display                                  | 110 |

| Intel® Server Board S5400SF <b>TPS</b>                             | List of Figures |
|--------------------------------------------------------------------|-----------------|
| Figure 36. Recovery Jumper Blocks                                  | 133             |
| Figure 37. BIOS Select Jumper (J3H1)                               | 135             |
| Figure 38. External RJ45 Serial Port Configuration Jumper          | 136             |
| Figure 39. 5V Standby Status LED Location                          | 137             |
| Figure 40. System ID LED and System Status LED Locations           | 138             |
| Figure 41. DIMM Fault LED Locations                                | 140             |
| Figure 42. Processor Fault LED Location                            | 140             |
| Figure 43. POST Code Diagnostic LED Location                       | 141             |
| Figure 44. Power Distribution Block Diagram                        | 143             |
| Figure 45. Output Voltage Timing                                   | 148             |
| Figure 46. Turn On/Off Timing (Power Supply Signals)               | 149             |
| Figure 47. Diagnostic LED Placement Diagram                        | 157             |
| Figure 48. 1U – Intel <sup>®</sup> Server System SR1560SF Overview | 166             |
| Figure 49. 1U PCI Express* Gen 2 Riser Card Mechanical Drawing     | 167             |

## **List of Tables**

| Table 1. Processor Support Matrix                                                      | 25  |
|----------------------------------------------------------------------------------------|-----|
| Table 2. Mixed Processor Configurations                                                | 25  |
| Table 3. Memory Error Reporting Agent Summary                                          | 41  |
| Table 4. Memory Errors Captured by Error Manager                                       | 42  |
| Table 5. DIMM Fault LED Behavior Summary                                               | 42  |
| Table 6. PCI Bus Segment Characteristics                                               | 46  |
| Table 7. Video Modes                                                                   | 48  |
| Table 8. NIC2 Status LED                                                               | 49  |
| Table 9. Serial A Header Pin-out                                                       | 50  |
| Table 10. Rear Serial B Port Adapter Pin-out                                           | 51  |
| Table 11. ACPI Power States                                                            | 56  |
| Table 12. Power LED Indicator States                                                   | 59  |
| Table 13. System Status LED Indicator States                                           | 60  |
| Table 14. Chassis ID LED Indicator States                                              | 61  |
| Table 15. Secure Mode vs. ACPI State                                                   | 62  |
| Table 16. Fan Domain Identification Table                                              | 67  |
| Table 17. Factory Default Event Filters                                                | 70  |
| Table 18. Processor Sensors                                                            | 72  |
| Table 19. Requirements for Processor Status                                            | 73  |
| Table 20. BIOS Setup Page Layout                                                       | 77  |
| Table 21. BIOS Setup: Keyboard Command Bar                                             | 78  |
| Table 22. Setup Utility — Main Screen Fields                                           | 81  |
| Table 23. Setup Utility — Advanced Screen Display Fields                               | 83  |
| Table 24. Setup Utility — Processor Configuration Screen Fields                        | 85  |
| Table 25. Setup Utility — Specific Processor Information Screen Fields                 | 87  |
| Table 26. Setup Utility — Memory Configuration Screen Fields                           | 88  |
| Table 27. Setup Utility — Configure RAS and Performance Screen Fields                  | 89  |
| Table 28. Setup Utility — ATA Controller Configuration Screen Fields                   | 91  |
| Table 29. Setup Utility — Mass Storage Controller Configuration Screen Fields          | 93  |
| Table 30. Setup Utility — Serial Ports Configuration Screen Fields                     | 93  |
| Table 31. Setup Utility — USB Controller Configuration Screen Fields                   | 95  |
| Table 32. Setup Utility — PCI Configuration Screen Fields                              | 96  |
| Table 33. Setup Utility - System Acoustic and Performance Configuration Screeen Fields | 98  |
| Table 34. Setup Utility — Security Configuration Screen Fields                         | 99  |
| Table 35. Setup Utility — Server Management Configuration Screen Fields                | 100 |

| Intel® Server Board S5400SF <b>TPS</b> List of                                        | Tables |
|---------------------------------------------------------------------------------------|--------|
| Table 36. Setup Utility — Console Redirection Configuration Fields                    | 102    |
| Table 37. Setup Utility — Server Management System Information Fields                 | 103    |
| Table 38. Setup Utility — Boot Options Screen Fields                                  | 104    |
| Table 39. Setup Utility — Hard Disk Order Fields                                      | 105    |
| Table 40. Setup Utility — CDROM Order Fields                                          | 106    |
| Table 41. Setup Utility — Floppy Order Fields                                         | 107    |
| Table 42. Setup Utility — Network Device Order Fields                                 | 107    |
| Table 43. Setup Utility — BEV Device Order Fields                                     | 108    |
| Table 44. Setup Utility — Boot Manager Screen Fields                                  | 109    |
| Table 45. Setup Utility — Error Manager Screen Fields                                 | 109    |
| Table 46. Setup Utility — Exit Screen Fields                                          | 110    |
| Table 47. Board Connector Matrix                                                      | 114    |
| Table 48. Power Connector Pin-out (J3K4)                                              | 115    |
| Table 49. 12V Power Connector Pin-out (J3K5)                                          | 115    |
| Table 50. Power Supply Signal Connector Pin-out (J1K1)                                | 115    |
| Table 51. Intel® RMM2 Connector Pin-out (J1C2)                                        | 116    |
| Table 52. 30-pin Intel® RMM2 NIC Module Connector Pin-out (J1B2)                      | 117    |
| Table 53. IPMB Header Pin-out (J1C3)                                                  | 118    |
| Table 54. IPMB Header Pin-out (J1C4)                                                  | 118    |
| Table 55. Riser Card Slot Pin-out (J4B1)                                              | 118    |
| Table 56. SSI Standard 24-pin Control Panel Connector Pin-out (J3H2)                  | 120    |
| Table 57. Power LED Indicator States                                                  | 122    |
| Table 58. System Status LED Indicator States                                          | 123    |
| Table 59. Chassis ID LED Indicator States                                             | 124    |
| Table 60. 120-pin Bridgeboard Connector Pin-out (J4G1)                                | 125    |
| Table 61. VGA Connector Pin-out (J6A1)                                                | 126    |
| Table 62. RJ-45 10/100/1000 NIC Connector Pin-out (JA8A1, JA8A2)                      | 127    |
| Table 63. 44-pin IDE Connector Pin-out (J3G2)                                         | 127    |
| Table 64. 50-pin Intel <sup>®</sup> I/O Expansion Module Connector Pin-out (J3B1)     | 128    |
| Table 65. SATA Connector Pin-out (J1H1, J1G2, J1G1, J1F2, J1F1, J1E2)                 | 129    |
| Table 66. External RJ-45 Serial 'B' Port Pin-out (J9A2)                               | 129    |
| Table 67. Internal 9-pin Serial 'A' Header Pin-out (J1B1)                             | 129    |
| Table 68. Stacked PS/2 Keyboard and Mouse Port Pin-out (J9A1)                         | 130    |
| Table 69. External USB Connector Pin-out (J5A1)                                       | 130    |
| Table 70. Internal USB Connector Pin-out (J1J1)                                       | 130    |
| Table 71. SSI Fan Connector Pin-out (J9K1,J4K1,J3K2,J3K3,J1B3,J1C1)                   | 131    |
| Table 72. Baseboard-to-System Fan Board Connector (J3K1) Pin-out (Intel® Chassis Only | )131   |
| Table 73. Recovery Jumpers                                                            | 133    |

| List of Tables Intel® Server Board S540                                                | OOSF <b>TPS</b> |
|----------------------------------------------------------------------------------------|-----------------|
| Table 74: Server Board Design Specifications                                           | 142             |
| Table 75. Multi-Core Intel® Xeon® Processor 5000 Sequence TDP Guidelines per processor | ssor 143        |
| Table 76. 600 W Load Ratings                                                           | 144             |
| Table 77: Power On Loading Range                                                       | 144             |
| Table 78. Voltage Regulation Limits                                                    | 145             |
| Table 79. Transient Load Requirements                                                  | 146             |
| Table 80. Capacitive Loading Conditions                                                | 146             |
| Table 81. Ripple and Noise                                                             | 147             |
| Table 82. Output Voltage Timing                                                        | 148             |
| Table 83. Turn On/Off Timing                                                           | 149             |
| Table 84: POST Progress Code LED Example                                               | 157             |
| Table 85. Diagnostic LED POST Code Decoder                                             | 158             |
| Table 86. POST Error Messages and Handling                                             | 161             |
| Table 87. POST Error Beep Codes                                                        | 163             |
| Table 88. BMC Beep Codes                                                               | 163             |
| Table 89. EFI Shell Commands                                                           | 164             |

< This page intentionally left blank. >

Revision 2.01 xvii

## 1. Introduction

This Technical Product Specification (TPS) provides board specific information detailing the features, functionality, and high level architecture of the Intel<sup>®</sup> Server Board S5400SF.

In addition, design level information for specific sub-systems can be obtained by ordering the External Product Specifications (EPS) or External Design Specifications (EDS) for a given sub-system. EPS and EDS documents are not publicly available. They are only made available under NDA with Intel and must be ordered through your local Intel representative. See the *Reference Documents* section at the end of this document for a complete list of available documents.

The Intel<sup>®</sup> Server Board S5400SF may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Refer to the *Intel<sup>®</sup> Server Board S5400SF Specification Update* for published errata.

## 1.1 Chapter Outline

This document is divided into the following chapters

- Chapter 1 Introduction
- Chapter 2 Server Board Overview
- Chapter 3 Functional Architecture
- Chapter 4 Server Management
- Chapter 5 System BIOS
- Chapter 6 Connector & Header Location and Pin-out
- Chapter 7 Configuration Jumpers
- Chapter 8 Light Guided Diagnostics
- Chapter 9 Power and Environmental Specifications
- Chapter 10 Regulatory and Certification Information
- Appendix A Integration and Usage Tips
- Appendix B POST Code Diagnostic LED Decoder
- Appendix C Post Code Errors
- Appendix D EFI Shell Commands
- Appendix E Supported Intel<sup>®</sup> Server Chassis
- Appendix F 1U PCI Express\* Gen 2 Riser Card Design Guide

### 1.2 Server Board Use Disclaimer

Intel Corporation server boards support add-in peripherals and contain a number of high-density VLSI and power delivery components that need adequate airflow to cool. Intel ensures through its own chassis development and testing that when Intel server building blocks are used together, the fully integrated system will meet the intended thermal requirements of these components. It is the responsibility of the system integrator who chooses not to use Intel developed server building blocks to consult vendor datasheets and operating parameters to determine the amount of air flow required for their specific application and environmental conditions. Intel Corporation cannot be held responsible if components fail or the server board does not operate correctly when used outside any of their published operating or non-operating limits.

## 2. Product Overview

The Intel® Server Board S5400SF is a monolithic printed circuit board with features that were designed to support the High Density High Performance Computing (HPC) server market.

## 2.1 Intel<sup>®</sup> Server Board S5400SF Feature Set

| Feature                | Description                                                                                                                                                      |  |  |  |  |  |  |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Processors             | 771-pin LGA sockets supporting 1 or 2 Intel® Xeon® processors                                                                                                    |  |  |  |  |  |  |
| Memory                 | 16 Keyed DIMM slots supporting fully buffered DIMM technology (FBDIMM) memory. Only 240-pin DDR2-667 or DDR2-800 FBDIMMs will be supported on this server board. |  |  |  |  |  |  |
|                        | Intel® Chipset which includes the following components:                                                                                                          |  |  |  |  |  |  |
| Chipset                | Intel® 5400 Memory Controller Hub                                                                                                                                |  |  |  |  |  |  |
|                        | Intel <sup>®</sup> 6321ESB I/O Controller Hub <sup>1</sup>                                                                                                       |  |  |  |  |  |  |
|                        | External I/O connections:                                                                                                                                        |  |  |  |  |  |  |
|                        | <ul> <li>Stacked PS/2* ports for keyboard and mouse</li> </ul>                                                                                                   |  |  |  |  |  |  |
|                        | RJ45 Serial B port                                                                                                                                               |  |  |  |  |  |  |
| On-board               | <ul> <li>Two RJ45 NIC connectors for 10/100/1000 Mb connections</li> </ul>                                                                                       |  |  |  |  |  |  |
| Connectors / Headers   | Two USB 2.0 ports                                                                                                                                                |  |  |  |  |  |  |
|                        | Video Connector                                                                                                                                                  |  |  |  |  |  |  |
|                        | Internal connectors/headers:                                                                                                                                     |  |  |  |  |  |  |
|                        | <ul> <li>One USB port header, capable of providing two USB 2.0 ports</li> </ul>                                                                                  |  |  |  |  |  |  |
|                        | One DH10 Serial A header                                                                                                                                         |  |  |  |  |  |  |
|                        | <ul> <li>Six SATA ports via the ESB2-E supporting 3Gb/s and integrated SW RAID 0/1/10 support</li> </ul>                                                         |  |  |  |  |  |  |
|                        | <ul> <li>One 44pin (power + I/O) ATA/100 connector for optical drive support</li> </ul>                                                                          |  |  |  |  |  |  |
|                        | <ul> <li>One Intel<sup>®</sup> Remote Management Module-2 (Intel<sup>®</sup> RMM2) connector (Intel<sup>®</sup> RMM2 use is optional)</li> </ul>                 |  |  |  |  |  |  |
|                        | One Intel <sup>®</sup> I/O Expansion Module Connector supporting any of the following:                                                                           |  |  |  |  |  |  |
|                        | <ul> <li>Dual GB NIC Intel<sup>®</sup> I/O Expansion Module (Optional)</li> </ul>                                                                                |  |  |  |  |  |  |
|                        | <ul> <li>External SAS Intel<sup>®</sup> I/O Expansion Module (Optional)</li> </ul>                                                                               |  |  |  |  |  |  |
|                        | <ul> <li>Infiniband* I/O Expansion Module (Optional)</li> </ul>                                                                                                  |  |  |  |  |  |  |
|                        | SSI-compliant 24-pin control panel header                                                                                                                        |  |  |  |  |  |  |
|                        | <ul> <li>SSI-compliant 24-pin main power connector, supporting the ATX-12V standard on<br/>the first 20 pins</li> </ul>                                          |  |  |  |  |  |  |
|                        | 8-Pin +12V Processor Power Connector                                                                                                                             |  |  |  |  |  |  |
| System Fan Support     | Six 4-pin Fan Headers supporting two processor fans, and up to four system fans                                                                                  |  |  |  |  |  |  |
|                        | One 26-pin custom system fan header for use in an Intel <sup>®</sup> Server Chassis                                                                              |  |  |  |  |  |  |
| Add-in Adapter Support | One full height riser card slot supporting PCle* x16 Gen 2 riser card                                                                                            |  |  |  |  |  |  |
| On-board Video         | ATI* ES1000 video controller with 32MB DDR SDRAM                                                                                                                 |  |  |  |  |  |  |
| On-board Hard Drive    | Six ESB2-E 3Gb/s SATA ports.                                                                                                                                     |  |  |  |  |  |  |
| Controller             | Intel® Embedded Server RAID Technology II with SW RAID levels 0/1/10.                                                                                            |  |  |  |  |  |  |
|                        | Optional support for SW RAID 5 with activation key.                                                                                                              |  |  |  |  |  |  |
| LAN                    | Two 10/100/1000 Intel® 82563EB PHYs supporting Intel® I/O Acceleration Technology                                                                                |  |  |  |  |  |  |
| System Management      | Support for Intel® System Management Software 2.0 and later                                                                                                      |  |  |  |  |  |  |

Intel order number: D92944-006

19

<sup>&</sup>lt;sup>1</sup> For the remainder of this document, the Intel<sup>®</sup> 6321ESB I/O Controller Hub will be refferred to as ESB2-E.

## 2.2 Server Board Layout



## 2.3 Connector and Component Locations

The following figure shows the board layout of the server board. Each connector and major component is identified by a number or letter, and a description is given below the figure.



| Α | Intel® RMM2 NIC Connector                  | U  | Main Power Connector                    |
|---|--------------------------------------------|----|-----------------------------------------|
| В | IO Module Option Connector                 | V  | Battery                                 |
| С | POST Code Diagnostic LEDs                  | W  | Power Supply Management Connector       |
| D | PCI Express* Riser Connector (x16 Gen2)    | Х  | Dual Port USB 2.0 Header (USB0-1)       |
| Е | System Identification LED - Blue           | Υ  | SATA0                                   |
| F | System Status LED – Green / Amber          | Ζ  | SATA1                                   |
| G | External IO Connectors                     | AA | SATA2                                   |
| Н | FBDIMM Memory Sockets                      | BB | SATA3                                   |
| I | Serial 'B' Port Configuration Jumper       | CC | SATA4                                   |
| J | Processor 1 Socket                         | DD | SATA5                                   |
| K | Processor 2 Socket                         | EE | SATA SW RAID 5 Activation Key Connector |
| L | Processor 1 Fan                            | FF | Intel® Remote Management Module 2       |
|   |                                            |    | Connector                               |
| M | Bridge Board Connector                     | GG | BMC FRU Update Jumper                   |
| N | SSI 24-pin Control Panel Header            | HH | CMOS Clear Jumper                       |
| 0 | Processor 2 Fan                            | II | Password Clear Jumper                   |
| Р | Fan Board Connector                        | JJ | Chassis Intrusion Switch Header         |
| Q | System Fan 2                               | KK | 3-pin IPMB Header                       |
| R | CPU Power Connector                        | LL | 4-pin IPMB Header                       |
| S | System Fan 1                               | MM | System Fan 4                            |
| Т | ATA-100 Optical Drive Connector (Power+IO) | NN | System Fan 3                            |
|   |                                            | 00 | Serial 'A' Header                       |

Figure 1. Components & Connector Location Diagram

## 2.4 Light Guided Diagnostic LED Locations



|   | Description                  |   | Description           |
|---|------------------------------|---|-----------------------|
| Α | Post Code<br>Diagnostic LEDs | Е | Processor 2 Fault LED |
| В | System ID LED                | F | Processor 1 Fault LED |
| С | Status LED                   | G | 5V Standby LED        |
| D | DIMM Fault LEDs              |   |                       |

Figure 2. Light Guided Diagnostic LED Location Diagram

## 2.5 External I/O Connector Locations

The drawing below shows the layout of the rear I/O components for the server board.



| Α | PS/2 Mouse        | Ε | NIC port 2 (1 Gb) |
|---|-------------------|---|-------------------|
| В | PS/2 Keyboard     | F | Video             |
| С | Serial Port B     | G | USB port 5        |
| D | NIC port 1 (1 Gb) | Н | USB port 6        |

Figure 3. Intel<sup>®</sup> Server Board S5400SF External I/O Layout

## 3. Functional Architecture

The architecture and design of the Intel<sup>®</sup> Server Board S5400SF is based on the Intel<sup>®</sup> 5400 Chipset. The chipset is designed for systems using the Intel<sup>®</sup> Xeon<sup>®</sup> processor 5000 sequence with front side bus speeds of 1066 MHz, 1333 MHz, or 1600 MHz. The chipset is made up of two main components: the Intel<sup>®</sup> 5400 Memory Controller Hub (MCH) for the host bridge and the ESB2-E I/O controller hub for the I/O subsystem. This chapter provides a high-level description of the functionality associated with each chipset component and the architectural blocks that make up this server board.



Figure 4. Server Board Functional Block Diagram

## 3.1 Processor Support

The Intel<sup>®</sup> Server Board S5400SF supports up to two Intel<sup>®</sup> Xeon<sup>®</sup> Processors 5000 Sequence. See Table 1. Processor Support Matrix for a list of supported processors.

**Note**: Only Intel<sup>®</sup> Xeon<sup>®</sup> processors listed in Table 1 are supported on this server board.

**Note**: Support for Intel<sup>®</sup> Xeon<sup>®</sup> processor 5100 series and 5300 series will be limited to Low Voltage SKUs only on this server platform.

**Processor Family** System Bus Speed **Core Frequency** Core Count Cache Watts Intel<sup>®</sup> Xeon<sup>®</sup> processor 5138 2 1066 MHz 2.13 GHz 4 MB shared 35 Intel® Xeon® processor 5148 2 1333 MHz 2.33 GHz 4 MB shared 40 Intel® Xeon® processor L5310 4 1066 MHz 1.60 GHz 8 MB shared 50 Intel® Xeon® processor L5320 4 1066 MHz 1.86 GHz 8 MB shared 50 Intel® Xeon® processor L5335 1333 MHz 2.00 GHz 4 8 MB shared 50 Intel® Xeon® processor 5200 Series 2 All 6 MB shared ΑII 120 Watt or less Intel® Xeon® processor 5400 Series 4 All All 12 MB shared 120 Watt or less

**Table 1. Processor Support Matrix** 

## 3.1.1 Processor Population Rules

**Note:** Although the server board does support dual processor configurations consisting of different processors which meet the defined criteria below, Intel does not perform validation testing of this configuration. For optimal system performance in dual processor configurations, Intel recommends that identical processors be installed.

When using a single processor configuration, the processor must be installed into the processor socket labeled CPU1. No terminator is required in the second processor socket when using a single processor configuration.

When two processors are installed, the following population rules apply:

- Both processors must be of the same processor family.
- Both processors must have the same front side bus speed.
- Both processors must have the same cache size.
- Processors with different speeds can be mixed in a system, given the prior rules are met. If this condition is detected, all processor speeds will be set to the lowest common denominator (highest common speed).
- Processor stepping within a common processor family can be mixed as long as it is listed in the processor specification updates published by Intel Corporation.

The following table describes mixed processor conditions and recommended actions for all Intel<sup>®</sup> Server Boards and Systems that use the Intel<sup>®</sup> 5400 Chipset. Errors fall into one of two categories:

- **Fatal:** If the system can boot it will go directly to the error manager, regardless of the "Post Error Pause" setup option.
- Major: If "Post Error Pause" setup option is enabled, system will go directly to the error manager.
   Otherwise the system will continue to boot and no prompt is given for the error. The error is logged to the error manager.

**Table 2. Mixed Processor Configurations** 

| Error Severity | System Action |
|----------------|---------------|
|----------------|---------------|

| Error                       | Severity | System Action                                                                                                       |  |  |  |  |  |  |
|-----------------------------|----------|---------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Processor family not        | Fatal    | The BIOS detects the error condition and responds as follows:                                                       |  |  |  |  |  |  |
| Identical                   |          | Logs the error into the system event log (SEL)                                                                      |  |  |  |  |  |  |
|                             |          | Alerts the BMC of the configuration error with an IPMI command.                                                     |  |  |  |  |  |  |
|                             |          | Does not disable the processor                                                                                      |  |  |  |  |  |  |
|                             |          | <ul> <li>Displays "0194: Processor family mismatch detected" message in<br/>the error manager</li> </ul>            |  |  |  |  |  |  |
|                             |          | Halts the system                                                                                                    |  |  |  |  |  |  |
| Processor cache not         | Fatal    | The BIOS detects the error condition and responds as follows:                                                       |  |  |  |  |  |  |
| identical                   |          | Logs the error into the SEL                                                                                         |  |  |  |  |  |  |
|                             |          | <ul> <li>Alerts the BMC of the configuration error with an IPMI command.</li> </ul>                                 |  |  |  |  |  |  |
|                             |          | Does not disable the processor                                                                                      |  |  |  |  |  |  |
|                             |          | Displays "0192: Cache size mismatch detected" message in the error manager                                          |  |  |  |  |  |  |
|                             |          | Halts the system                                                                                                    |  |  |  |  |  |  |
| Processor frequency (speed) | Major    | The BIOS detects the error condition and responds as follows:                                                       |  |  |  |  |  |  |
| not identical               |          | <ul> <li>Adjusts all processor frequencies to lowest common denominator</li> </ul>                                  |  |  |  |  |  |  |
|                             |          | Continues to boot the system successfully                                                                           |  |  |  |  |  |  |
|                             |          | If the frequencies for all processors cannot all be adjusted to be the same, then the BIOS:                         |  |  |  |  |  |  |
|                             |          | Logs the error into the SEL                                                                                         |  |  |  |  |  |  |
|                             |          | <ul> <li>Displays "0197: Processor speeds mismatched" message in the<br/>error manager</li> </ul>                   |  |  |  |  |  |  |
|                             |          | Halts the system                                                                                                    |  |  |  |  |  |  |
| Processor microcode         | Fatal    | The BIOS detects the error condition and responds as follows:                                                       |  |  |  |  |  |  |
| missing                     |          | Logs the error into the SEL                                                                                         |  |  |  |  |  |  |
|                             |          | <ul> <li>Alerts the BMC of the configuration error with an IPMI command.</li> </ul>                                 |  |  |  |  |  |  |
|                             |          | Does not disable processor                                                                                          |  |  |  |  |  |  |
|                             |          | <ul> <li>Displays "816x: Processor 0x unable to apply microcode update"<br/>message in the error manager</li> </ul> |  |  |  |  |  |  |
|                             |          | Pauses the system for user intervention                                                                             |  |  |  |  |  |  |
| Processor FSB speeds not    | Fatal    | The BIOS detects the error condition and responds as follows:                                                       |  |  |  |  |  |  |
| identical                   |          | Logs the error into the system event log (SEL)                                                                      |  |  |  |  |  |  |
|                             |          | <ul> <li>Alerts the BMC of the configuration error with an IPMI command.</li> </ul>                                 |  |  |  |  |  |  |
|                             |          | Does not disable processor                                                                                          |  |  |  |  |  |  |
|                             |          | Displays "0195: Processor Front Side Bus speed mismatch detected" message in the error manager                      |  |  |  |  |  |  |
|                             |          | <ul> <li>Halts the system</li> </ul>                                                                                |  |  |  |  |  |  |

## 3.1.2 Multiple Processor Initialization

IA-32 processors have a microcode-based bootstrap processor (BSP) arbitration protocol. The BSP starts executing from the reset vector (F000:FFF0h). A processor that does not perform the role of BSP is referred to as an application processor (AP).

The Intel® 5400 Chipset Memory Controller Hub (MCH) has two processor front-side buses (FSB), each accommodating a single dual-core or quad-core Intel® Xeon® processor. At reset, the hardware arbitration chooses one BSP from the available processor cores per FSB. However, the BIOS power-on self-test (POST) code requires only one processor for execution. This requires the BIOS to elect a system BSP using registers in the Intel® 5400 sequence MCH. The BIOS cannot guarantee which processor will be the system BSP, only that a system BSP will be selected. In the remainder of this document, the system BSP is referred to as the BSP.

The BSP is responsible for executing the BIOS POST and preparing the server to boot the operating system. At boot time, the server is in virtual wire mode and the BSP alone is programmed to accept local interrupts (INTR driven by programmable interrupt controller (PIC) and non-maskable interrupt (NMI)).

As a part of the boot process, the BSP wakes each AP. When awakened, an AP programs its memory type range registers (MTRRs) to be identical to those of the BSP. All APs execute a halt instruction with their local interrupts disabled. If the BSP determines that an AP exists that is a lower-featured processor or that has a lower value returned by the CPUID function, the BSP switches to the lowest-featured processor in the server. The system management mode (SMM) handler expects all processors to respond to an SMI.

#### Enhanced Intel SpeedStep® Technology 3.1.3

Enhanced Intel SpeedStep® Technology helps reduce average system power consumption and potentially improves system acoustics by allowing the system to dynamically adjust processor voltage and core frequency.

#### Intel® Extended Memory 64 Technology (Intel® EM64T) 3.1.4

Intel<sup>®</sup> Xeon<sup>®</sup> processors support Intel<sup>®</sup> Extended Memory 64 Technology (EM64T). Intel<sup>®</sup> 64 architecture delivers 64-bit computing on server platforms when combined with supporting software. Intel<sup>®</sup> 64 architecture improves performance by allowing systems to address more than 4 gigabytes (GB) of both virtual and physical memory.

The following table identifies the three Intel<sup>®</sup> EM64T operating modes.

| Legacy Mode             | <b>Compatibility Mode</b> | 64-Bit Mode                       |
|-------------------------|---------------------------|-----------------------------------|
| 32-bit operating system | 64-bit operating system   | 64-bit operating system           |
| 32-bit applications     | 32-bit applications       | 64-bit applications               |
| 32-bit drivers          | 64-bit drivers            | 64-bit drivers                    |
|                         | 4GB address space         | 64-bit flat virtual address space |
|                         | GPRs are 32-bit           | GPRs are 64-bit                   |

Intel® EM64T operating modes are not manually selectable. Which operating mode is in use is dependent on the System BIOS, Hardware Drivers, Operating System, and Applications in use.

In support of Intel® EM64T, the system BIOS does the following:

- Detects whether the processor is Intel<sup>®</sup> Extended Memory 64 Technology capable
- Initializes the SMBASE for each processor
- Detects the appropriate SMRAM State Save Map used by the processor
- Enables Intel<sup>®</sup> EM64T during memory initialization if necessary

#### 3.1.5 **Execute Disable Bit Feature**

The Execute Disable Bit feature (XD bit) is an enhancement to the Intel® IA-32 architecture. An IA-32 processor that supports the Execute Disable Bit feature can prevent data pages from being used by malicious software to execute code. An IA-32 processor with the XD bit feature can provide memory protection in either of the following modes:

- Legacy protected mode if Physical Address Extension (PAE) enabled.
- IA-32e mode when 64-bit extension technology is enabled (Entering IA-32e mode requires enabling PAE).

The XD bit does not introduce any new instructions, it requires operating systems to operate in a PAE-enabled environment and establish a page-granular protection policy for memory. The XD bit can be enabled and disabled in BIOS Setup. The default behavior is enabled.

> Revision 2.01 27

#### **Multi-Core Processor Support** 3.1.6

The BIOS does the following:

- Initializes all processor cores
- Installs all NMI handlers for all dual core processors
- Leaves initialized AP in CLI/HLT loop
- Initializes stack for all APs

BIOS Setup provides an option to selectively enable or disable multi-core processor support. The default behavior is enabled.

The BIOS creates additional entries in the ACPI MP tables to describe the dual core processors. The SMBIOS Type 4 structure shows only the physical processors installed. It does not describe the virtual processors.

The BIOS will create entries in the Multi-Processor Specification, Version 1.4 tables to describe dual core processors.

#### Intel® Virtualization Technology 3.1.7

Intel® Virtualization Technology is designed to support multiple software environments sharing same hardware resources. Each software environment may consist of operating system and applications. The Intel® Virtualization Technology can be enabled or disabled in BIOS Setup. The default behavior is disabled.

Note: If the setup options are changed to enable or disable the Intel® Virtualization Technology setting in the processor, the user must perform an AC power cycle before the changes will take effect.

#### 3.1.8 Platform Environmental Control Interface (PECI)

PECI is a thermal management interface that uses a single wire bus interface to provide a communication channel between an Intel processor and an external monitoring device (PECI host controller). The PECI host controller on this server board is the ADT7490. Multi-Core Intel<sup>®</sup> Xeon<sup>®</sup> processors 5000 sequence will provide processor temperature via the PECI interface.

The PECI feature configuration and support is controlled via the processor MSR (Model Specific Registers). All installed processors must support PECI. The BIOS polls all installed processors for PECI support. If this is true then the BIOS will enable PECI by programming MSRs.

The processor temperature monitoring and management is accomplished by the BMC firmware. It is the responsibility of the BMC firmware to enable the PECI polling circuitry.

Intel order number: D92944-006

## 3.1.9 Common Enabling Kit (CEK) Design Support

The server board complies with Intel's Common Enabling Kit (CEK) processor mounting and heat sink retention solution. The server board ships with a CEK spring snapped onto the underside of the server board, beneath each processor socket. The heat sink attaches to the CEK, over the top of the processor and the thermal interface material (TIM). See the figure below for the stacking order of the chassis, CEK spring, server board, TIM, and heat sink.

The CEK spring is removable, allowing for the use of non-Intel heat sink retention solutions.

**Note**: The processor heat sink and CEK spring shown in the following diagram are for reference purposes only. The actual processor heat sink and CEK solutions compatible with this generation server board may be of a different design.



Figure 5. CEK Processor Mounting

## 3.2 Intel® 5400 Memory Controller Hub (MCH)

This section will describe the general functionality of the memory controller hub as it is implemented on the Intel<sup>®</sup> Server Board S5400SF.

The Memory Controller Hub (MCH) is a single 1520 pin FCBGA package which includes the following core platform functions:

- Processor Front Side Buses
- System Memory Controller
- Enterprise South Bridge Interface (ESI)
- PCI Express\* Ports
- Power Management
- FBD Thermal Management

SMBUS Interface

Additional information about MCH functionality can be obtained from the *Intel® 5400 Memory Controller Hub External Design Specification*.

### 3.2.1 Processor Front Side Buses

The MCH supports two independent point to point processor front side bus (FSB) interfaces. Each front side bus is 64 bits wide. Depending on the processor installed, the interfaces operate using a 266,333 or 400 MHz clock which is then quad pumped to support 1066 MT/s, 1333 MT/s, and 1600 MT/s transfer rates respectively. The following table provides the theoretical bandwidth and transfer rates for each type of processor supported.

| FSB Clock<br>(Quad<br>pumped) | FSB<br>Transfer<br>Rate | FSB BW    |
|-------------------------------|-------------------------|-----------|
| 266 MHz<br>(1066 MHz)         | 1066 MT/s               | 8 GB/s    |
| 333 MHz<br>(1333 MHz)         | 1333 MT/s               | 10.7 GB/s |
| 400 MHz<br>(1600 MHz)         | 1600 MT/s               | 12.8 GB/s |

The MCH supports 38-bit host addressing, decoding up to 128 GB of the processor's memory address space.

### 3.2.2 Snoop Filter

The MCH supports a 24MB Snoop Filter (SF) which eliminates traffic on the snooped front side bus of the processor being snooped. By removing snoops from the snooped bus, the full bandwidth is available for other transactions. Supporting concurrent snoops effectively reduces performance degradation attributable to multiple snoop stalls.

The Snoop Filter has the following features:

Snoop Filter tracks total of 24 MB of processor L2 cache lines, this is equivalent to:  $(24 * (2^{20}) \text{byte}) / 64 \text{ byte CL} = 393,216 \text{ cache lines}.$ 

- The SF is configured in 4 K sets organized as a 4 DID Affinity x 24 Way x 4 K Set- Associativity array. This is equivalent to (2<sup>12</sup> Sets) x 24 Way x 4 DID = 393,216 tag entries
- 4 x 24 Affinity Set-Associativity will allocate/evict entries within the 24-way corresponding to the assigned affinity group if the SF look up is a miss. Each SF look up will be based on 96-way (4x24 ways) look up.
- The size of the snoop filter Tag RAM is: 4096 sets \* 4 affinities \* 24 ways \* 33 bits/affinity/ set/way = 1,622,016 bytes
- The size of the snoop filter Victim Ram is: 4096 sets \* 4 affinities \* 8 bits = 16,384 bytes
- The size of the snoop filter Random ROM is: 1024 addresses \* 16 bits = 2,048 bytes
- The Snoop Filter is operated at 2x of the MCH core frequency, i.e. 533 MHz to provide 267 MLUU/s (where a Look-Up-Update operation is a read followed by a write operation to the tag).

31

- The maximum lookup and update bandwidth of the Snoop Filter is equal to the max request bandwidth from both FSB's. The lookup and update bandwidth from I/O coherent transactions have to share the bandwidth with both FSBs per request weighted-round-robin arbitration.
- The Snoop Filter lookup latency is four SF-clocks or two MCH core clocks to support single snoop stall in idle condition (single request issued from either bus). If both buses are making requests simultaneously, the snoopfilter will always select bus 0 first. In such scenario, bus 0 request will have one snoop-stall and bus 1 request will have two snoop-stalls.
- Active Way / Invalid / E/M / Pseudo-Random replacement algorithm, with updates on lookups and invalidates. Invalid / Pseudo-Random replacement algorithm, with updates on lookups and invalidates.
- Tag entries support a 38-bit physical address space. The MCH supports an external address space of 38 bits as well.
- ECC coverage, with correction of single bit errors, detection of double bit errors (SEC-DED).
  - Invalid/Random Array does not implement ECC or parity protection. A bit failure will result in the selection of the wrong victim entry and may have a minimal impact on performance. However, the coherency engine will resolve the conflict and guarantee correctness.

#### 3.2.3 System Memory Controller and Memory Sub-system

The MCH masters four Fully Buffered DIMM (FB-DIMM) memory channels. The four memory channels are organized in to two branches. Each branch is supported by a separate memory controller. The two channels on each branch operate in lock step to increase FBD bandwidth. A branch transfers 16 bytes of payload/frame on Southbound lanes and 32 bytes of payload/frame on Northbound lanes.

The host frequency is the speed of the memory interface of the Intel® 5400 seguence chipset. This frequency determines the speed at which the chipset completes a memory transaction. The gear ratio determines the relative speed between the processor interface and the memory interface. The BIOS supports 667 MHz and 800 MHz FB-DIMMs, and automatically selects and configures the host frequency and gear ratio.

The following table shows the theoretical peak bandwidth of the Front Side Bus and Memory Bus when the server board is configured with supported processor and memory configurations.

| FSB Clock<br>(Quad<br>pumped) | FSB<br>Transfer<br>Rate | FSB BW    | FBD Channel<br>Frequency | DRAM<br>Clock | DRAM Transfer<br>Rate | FBD BW per<br>Branch |
|-------------------------------|-------------------------|-----------|--------------------------|---------------|-----------------------|----------------------|
| 266 MHz<br>(1066 MHz)         | 1066 MT/s               | 8 GB/s    | 3.2 GHz                  | 266 MHz       | 533 MT/s              | 8.4 GB/s             |
|                               |                         |           | 4 GHz                    | 333 MHz       | 667 MT/s              | 10.6 GB/s            |
|                               |                         |           |                          |               |                       |                      |
| 333 MHz<br><b>(1333 MHz)</b>  | 1333 MT/s               | 10.7 GB/s | 3.2 GHz                  | 266 MHz       | 533 MT/s              | 8.4 GB/s             |
|                               |                         |           | 4 GHz 333 MHz            |               | 667 MT/s              | 10.6 GB/s            |
|                               |                         |           |                          |               |                       |                      |
| 400 MHz<br>(1600 MHz)         | 1600 MT/s               | 12.8 GB/s | 3.2 GHz                  | 266 MHz       | 533 MT/s              | 8.4 GB/s             |
|                               |                         |           | 4 GHz                    | 320 MHz       | 640 MT/s <sup>2</sup> | 10.2 GB/s            |
|                               |                         |           | 4.8 GHz                  | 400 MHz       | 800 MT/s              | 12.8 GB/s            |

**Note:** The use of 800 MHz FBDIMMs is only supported with Intel<sup>®</sup> Xeon<sup>®</sup> processors that support a 1600 MHz front side bus. Using these FBDIMMs with processors that support slower front side bus frequencies is not supported on this server board.

On the Intel® Server Board S5400SF, a pair of channels becomes a branch where Branch 0 consists of channels A and B, and Branch 1 consists of channels C and D. The first DIMM slot for each memory channel is identified in "blue" as shown in the following illustration.

Intel order number: D92944-006

<sup>&</sup>lt;sup>2</sup> In system configurations that utilize processors supporting a 1600 MHz FSB and 667 MHz FBDIMMs concurrently, the actual DRAM transer rate will be 640 MT/s due to a set gear ratio inside the MCH.



Figure 6. Memory Slot Layout

### 3.2.3.1 Supported Memory

The server board can support up to sixteen DDR2-667 or DDR2-800 Fully Buffered DIMMs (FBD memory). Using 8GB GB DIMMs, the maximum supported memory configuration will equal 128 GB of physical memory (validated).

Note: DDR2 DIMMs that are not fully buffered are NOT supported on this server board.

See the *Intel® Server Board S5400SF Tested Memory List* for a complete list of supported memory for this server board.

The following table lists the current supported memory types:

| F                | BDIMM-6              | 67 CL5           | & FBDIM               | M-800 CL5/6     | Memory Ma                         | trix       |
|------------------|----------------------|------------------|-----------------------|-----------------|-----------------------------------|------------|
| DIMM<br>Capacity | DIMM<br>Organization | SDRAM<br>Density | SDRAM<br>Organization | # SDRAM Devices | # Address bits<br>Row/Bank/Column | # of Ranks |
| 512MB            | 64M x72              | 512Mbit          | 64M x 8               | 9               | 14/10/2                           | 1          |
| 1GB              | 128M x 72            | 512Mbit          | 64M x 8               | 18              | 14/10/2                           | 2          |
| 1GB              | 128M x 72            | 512Mbit          | 128M x 4              | 18              | 14/11/2                           | 1          |
| 1GB              | 128M x 72            | 512Mbit          | 128M x 8              | 9               | 14/10/3                           | 1          |
| 2GB              | 256M x72             | 512Mbit          | 128M x 4              | 36              | 14/11/2                           | 2          |
| 2GB              | 256M x72             | 1Gbit            | 256M x 4              | 18              | 14/11/3                           | 1          |
| 2GB              | 256M x72             | 1Gbit            | 128M x 8              | 18              | 14/10/3                           | 2          |
| 4GB              | 512M x72             | 1Gbit            | 256M x 4              | 36              | 14/11/3                           | 2          |
| 4GB              | 512Mx72              | 2Gbit            | 128M x 8              | 36              | 14/3/10                           | 4          |
| 4GB              | 512M x 72            | 2Gbit            | 512M x 4              | 18              | 13/11/2                           | 2          |
| 4GB              | 512M x 72            | 2Gbit            | 256M x 8              | 18              | 15/3/10                           | 2          |
| 8GB              | 1G x 72              | 2Gbit            | 512M x4               | 36              | 15/3/11                           | 2          |
| 8GB              | 1G x 72              | 2Gbit            | Stacked 1G x4         | 18              | 15/3/11                           | 2          |
|                  |                      |                  |                       |                 |                                   |            |

Notes: This server board has no support for Quad Rank x4 SDRAM organization FBDIMMs

### 3.2.3.2 DIMM Population Rules and Supported DIMM Configurations

Intel supported DIMM population configurations for this server board are shown in the following table.

Supported and Validated configuration : Slot is populated

Supported but not validated configuration : Slot is populated

Slot is not populated

|         | Branch 0  |         |         |         |           |         |         |         |         |         | Brar    | ich 1   |         |         |         |            |
|---------|-----------|---------|---------|---------|-----------|---------|---------|---------|---------|---------|---------|---------|---------|---------|---------|------------|
|         | Channel A |         |         |         | Channel B |         |         |         | Chan    | nel C   |         |         | Chan    | nel D   |         | Sparing    |
| DIMM_A1 | DIMM_A2   | EV_WWID | DIMM_A4 | DIMM_B1 | DIMM_B2   | E8_WWID | Pa_mmid | DIMM_C1 | DIMM_C2 | DIMM_C3 | DIMM_C4 | DIMM_D1 | DIMM_D2 | 80_WMID | DIMM_D4 | Possible   |
|         |           |         |         |         |           |         |         |         |         |         |         |         |         |         |         | No         |
|         |           |         |         |         |           |         |         |         |         |         |         |         |         |         |         | No         |
|         |           |         |         |         |           |         |         |         |         |         |         |         |         |         |         | No         |
|         |           |         |         |         |           |         |         |         |         |         |         |         |         |         |         | No         |
|         |           |         |         |         |           |         |         |         |         |         |         |         |         |         |         | Yes (0, 1) |
|         |           |         |         |         |           |         |         |         |         |         |         |         |         |         |         | Yes (0,1)  |
|         |           |         |         |         |           |         |         |         |         |         |         |         |         |         |         | Yes (0, 1) |

### Notes:

- Single channel mode is only tested and supported with a 512MB x8 FBDIMM installed in DIMM Slot A1.
- The supported memory configurations must meet population rules defined below.
- For best performance, the number of DIMMs installed should be balanced across both memory branches. For Example: a four DIMM configuration will perform better than a two DIMM configuration and should be installed in DIMM Slots A1, B1, C1, and D1. An eight DIMM configuration will perform better then a six DIMM configuration.
- Although mixed DIMM capacities between channels is supported, Intel does not validate DIMMs in mixed DIMM configurations.

DIMM population rules for this server board are as follows:

- Within a branch, DIMMs must be populated in slot order starting with Slot 1 for each channel, followed by slot 2, then slot 3 and ending with slot 4.
- DIMMs must be populated in matching pairs across channels within a given branch. Therefore, when populating DIMM pairs, the population order would be as follows:

A1 & B1; C1 & D1; A2 & B2; C2 & D2; A3 & B3; C3 & D3; A4 & B4; C4 & D4

DIMMs that makeup a given pair must match with respect to size, speed, and organization

 DIMM size from one DIMM pair to another can be different. However, speed and organization must be the same. For example: DIMM Pair A1 & B1 are populated with x8 1GB DDR2-667 DIMMs. DIMM Pair C1 and D1 can be populated with x8 2GB DDR2-667 DIMMs.

### 3.2.3.3 Minimum Memory Configuration

The server board is capable of supporting a minimum of one DIMM installed (DIMM Slot A1). However, for system performance reasons, Intel's recommendation is that at least two DIMMs be installed, populating DIMM slots A1 and B1.

The following diagram shows the recommended minimum DIMM memory configuration.



Figure 7. Recommended Minimum DIMM Memory Configuration

**Note:** The server board supports single DIMM mode operation. Intel will only validate and support this configuration with a single 512MB x8 FBDIMM installed in DIMM slot A1.

## 3.2.3.4 Memory upgrades

The minimum memory upgrade increment is two DIMMs per branch. The DIMMs must cover the same slot position on both channels. DIMMs pairs must be identical with respect to size, speed, and organization. DIMMs that cover adjacent slot positions do not need to be identical.

When adding two DIMMs to the configuration shown in Figure 7, the DIMMs should be populated in DIMM slots C1 and D1 as shown in the following diagram.



Figure 8. Recommended Four DIMM Configuration

Functionally, DIMM slots A2 and B2 could also have been populated instead of DIMM slots C1 and D1. However, your system will not achieve equivalent performance. The above figure shows the supported DIMM configuration that is recommended because it allows both memory branches from the MCH to operate independently and simultaneously. Memory bandwidth is doubled when both branches operate in parallel.

### 3.2.3.5 ECC Code Support

When branches operate in dual-channel mode, the MCH supports the 18 device DRAM failure correction code (SDDC aka SECC) option for FBD. As applied by the MCH, this code has the following properties:

Correction of any x4 or x8 DRAM device failure

- Detection of 99.986% of all single bit failures that occur in addition to a x8 DRAM failure. The MCH will
  detect a series of failures on a specific DRAM and use this information in addition to the information
  provided by the code to achieve 100% detection of these cases.
- Detection of all 2 wire faults on the DIMMs. This includes any pair of single bit errors.
- Detection of all permutations of 2 x4 DRAM failures.

When the branch operates in single-channel mode, the MCH supports an 8-byte-over- 32-byte Single Error Correct Double Error Detect, SECDED+ code. It is the same ECC code used in the dual-channel mode, but the number of devices over which the codeword is defined is half, thereby reducing the SDDC properties to SECDED+. A single wire fault in the same device is replicated across all symbols reducing the effectiveness of the error correction. In the single DIMM mode (e.g. nine x8 devices), single wire fault (stuck at) errors or permanent full device faults can not be corrected. This code has the following properties:

- Detection of any two bits in error within 8 bytes of data
- Correction of any single bit in error within 8 bytes of data
- Correction to any single DRAM data bus wire failure

### 3.2.3.6 Memory Sparing

The MCH provides DIMM sparing capabilities. DIMM Sparing is a RAS feature that places DIMMs in reserve to replace DIMMs that are failing. Spared memory configurations do not provide redundant copies of memory and the system can not continue to operate when an uncorrectable error occurs. The purpose of memory sparing is to detect a degrading FBDIMM before it causes a system crash. Once the affected FBDIMM is isolated and removed from the set of active FBDIMMs, the system integrity is maintained by copying the data from the failed FBDIMM to the reserved FBDIMM. DIMM sparing occurs within a given channel of memory and is not supported across branches.

The DIMM sparing feature requires that the spare FBDIMM be at least the size of the largest primary FBDIMM in use. When sparing is enabled, the BIOS selects the spare automatically during POST. No manual configuration of this feature is required beyond enabling the feature in BIOS Setup. With sparing enabled, the total effective memory size will be reduced by the size of the spare FBDIMM(s).

For FBDIMM sparing, the minimum population is at least two FBDIMMs on the same channel on any branch. Selecting the Memory RAS Sparing option from BIOS Setup will cause the BIOS to attempt enabling the feature on *both branches* to begin with, but actual configuration for a given branch will depend upon the population of FBDIMMs on that branch.

See the table in section 3.2.3.2 for valid memory configurations that support the Memory Sparing feature.

The spare FBDIMMs do not contribute to available physical memory under normal system operation. The Effective Memory field on the BIOS Setup screen will indicate this absence of memory for the sparing operation

When a dual-ranked FBDIMM is used as a spare, the BIOS has the ability to independently select a physical rank on that FBDIMM as the spare unit and utilize the other physical rank as a normal unit. This selective sparing ensures maximization of available memory while still providing RAS.

## 3.2.3.7 FBD Memory Thermal Management

The Intel® 5400 MCH implements an adaptive throttling methodology to limit the number of memory requests to the FB-DIMMs. The methodology is comprised of the following:

Activation throttling: Consists of closed/open loop throttling of activates on the FB-DIMM.

Closed Loop Thermal Activate Throttle Control when the temperature of the FB-DIMMs increases beyond a specified threshold.

Open Loop Global Activate Control to limit requests when the number of activates crosses an event threshold events in large time window

**Electrical Throttling**: to prevent silent data corruption by limiting the number of activates per rank in a small sliding window

### 3.2.3.8 BIOS Support of Memory Sub-system

The BIOS is able to configure the memory controller dynamically in accordance with the available FBDIMM population and the selected RAS (reliability, availability, serviceability) mode of operation.

### 3.2.3.8.1 Memory sizing and Configuration

The BIOS supports various memory module sizes and configurations. These combinations of sizes and configurations are valid only for FBDIMMs approved by Intel. The BIOS reads the Serial Presence Detect (SPD) SEEPROMs on each installed memory module to determine the size and timing characteristics of the installed memory modules (FBDIMMs). The memory-sizing algorithm then determines the cumulative size of each row of FBDIMMs. The BIOS programs the Memory Controller in the chipset accordingly, such that the range of memory accessible from the processor is mapped into the correct FBDIMM or set of FBDIMMs.

#### 3.2.3.8.2 POST Error Codes

The range {0xE0, 0xEF} of POST codes is used for memory errors in early POST. In late POST, this range is used for reporting other system errors.

- If no memory is available, the system will emit POST Diagnostic LED code 0xE1 and halt the system.
- If the BIOS cannot electrically identify and thus communicate with the AMB on an installed FBDIMM, the BIOS will eventually time out and report POST Diagnostic LED code 0xE4. This is usually indicative of hardware failure in the serial channel on which the AMBs sit.
- If a FBDIMM or a set of FBDIMMs on the same FBD memory channel (row) fails Memory IBIST, or Memory Link Training, the BIOS will emit POST Diagnostic LED code 0xE6. If all of the memory fails IBIST the system will act as if no memory is available.
- If the BIOS detects an FBDIMM with bad or corrupted SPD data, it will emit POST Diagnostic LED code 0xEB and halt the system.
- If a FBDIMM has no SPD information at all, the BIOS will treat that FBDIMM slot as if no FBDIMM is present on it at all. Therefore, if this is the only FBDIMM installed in the system, the BIOS will halt with POST Diagnostic LED code 0xE1 (no memory detected) and halt the system.

Any of the above errors will cause a memory error beep code.

### 3.2.3.8.3 Publishing System Memory

- The BIOS displays the "Total Memory" of the system during POST if Display Logo is disabled in BIOS Setup. This is the total size of memory discovered by the BIOS during POST, and is the sum of the individual sizes of installed FBDIMMs in the system.
- The BIOS displays the "Effective Memory" of the system in the BIOS Setup. The term *Effective Memory* refers to the total size of all FBDIMMs that are active (not disabled) and not used as redundant units.
- The BIOS provides the total memory of the system in the main page of BIOS Setup. This total is the same as the amount described by the first bullet, above.
- If Display Logo is disabled, the BIOS displays the total system memory on the diagnostic screen at the end of POST. This total is the same as the amount described by the first bullet, above.
- The BIOS provides the total amount of memory in the system by supporting the EFI Boot Service function GetMemoryMap().
- The BIOS provides the total amount of memory in the system by supporting the INT 15h, E820h function. See the *Advanced Configuration and Power Interface Specification*, Revision 2.0 for details

**Note:** Memory between 4 GB and 4 GB minus 512 MB is not accessible for use by the operating system and may be lost to the user. This area is reserved for BIOS, APIC configuration space, and virtual video memory space. Memory will also be reserved for PCI / PCI Express\* / PCI Express resources. This means that if 4 GB of memory is installed, 3.5 GB or less of this memory is usable. The chipset allows remapping unused memory above the 4 GB address. To take advantage of this, turn on Physical Address Extensions (PAE) in your operating system

A region of size 0.25 GB of memory below 4 GB is always reserved for mapping chipset, processor and BIOS (flash) spaces as memory-mapped I/O regions. This region will appear as a loss of memory to the operating system. In addition to this loss, the BIOS creates another reserved region for memory-mapped PCI Express\* functions, including a standard 0.25 GB of standard PC Express configuration space. This memory is reclaimed by the operating system if PAE is turned on in the operating system.

When 4 GB or more of physical memory is installed (physical memory is the memory installed as FBDIMMs), the reserved memory is lost. However, the Intel<sup>®</sup> 5400 sequence chipset provides a feature called *High-memory reclaim*, that allows the BIOS and the operating system to remap the lost physical memory into system memory above 4 GB (the system memory is the memory that can be seen by the processor).

The BIOS will always enable high-memory reclaim if it discovers installed physical memory equal to or greater than 4 GB. For the operating system, the reclaimed memory is recoverable only when it supports and enables the PAE feature in the processor. Most operating systems support this feature. For details, see the relevant operating system manuals.

#### 3.2.3.8.4 Memory Interleaving

In general, to optimize memory accesses, the BIOS will enable *Branch Interleaving*, which allows the chipset to interleave data for successive cache-lines between the autonomous branches.

Additionally, the Intel<sup>®</sup> 5400 MCH also provides interleaving across logical memory devices called ranks. A pair of single-ranked lock-stepped FBDIMMs constitutes a memory *rank*. Interleaving effected between ranks allows the chipset to interleave cache-line data between participant ranks, and the process is called *Rank Interleaving*. The BIOS by default enables 4:1 Rank Interleaving, in which 4 ranks participate in a single cache-line access.

#### 3.2.3.8.5 Support for Mixed Speed Memory Modules

The BIOS supports memory modules of mixed speed by automatic selection of the highest common frequency of all memory modules (FBDIMM).

To program a FBDIMM to function correctly for a given frequency, the BIOS queries each FBDIMM's Serial-presence Data (SPD) store. The SPD contains the frequency characteristics of the FBDIMM, which are measured in terms of the following parameters:

- CAS latency (CL)
- Common clock frequency
- Additive latency (AL)
- Buffer read delay (BRD)

The CAS latency and the additive latency are configurable parameters that are detected by the BIOS by reading the SPD data of the FBDIMMs. The BRD is the average inherent delay that is caused by the finite time that the AMB consumes in buffering the data read from the DRAMs before forwarding it on the Northbound (or Southbound) path.

#### 3.2.3.9 Memory Error Handing

The BIOS classifies memory errors into the following categories:

- Correctable ECC errors: errors that occur between the Northbridge MCH and the DRAM memory cells and are corrected by the chipset. This correction could be the result of ECC correction, a successfully retried memory cycle, or both.
- Uncorrectable ECC errors: errors that occur in memory cells and result in data corruption. The chipset's ECC engine detects these errors, but cannot correct them. These errors create a loss of data fidelity and are severe errors.
- Unrecoverable and Fatal Errors: errors that are outside the scope of the standard ECC engine. These
  errors are thermal errors, certain FBD channel errors and data path errors. These errors bring about
  catastrophic failure of the system.

There are two specific stages in which memory errors can occur:

- Early POST, during memory discovery
- Late POST, or at runtime (when the operating system is running)

During POST, the BIOS will capture and report memory BIST errors.

At runtime, the BIOS will capture and report correctable, uncorrectable, and fatal errors occurring in the memory sub-system.

Revision 2.01

39

### 3.2.3.9.1 Faulty FBDIMMs

The BIOS provides detection of a faulty or failing FBDIMM. A FBDIMM is considered faulty if it fails the memory BIST. The BIOS enables the in-built memory BIST engine in the Intel<sup>®</sup> 5400 MCH during memory initialization in POST. The Memory BIST cycle isolates failed or failing or faulty FBDIMMs and the BIOS then marks those FBDIMMs as failed, and takes these FBDIMMs off-line.

FBDIMMs can also fail during normal operation. The BIOS marks these FBDIMMs as temporarily disabled, and performs other housekeeping tasks as relevant. The Memory BIST function is run on every FBDIMM during each boot of the system.

#### 3.2.3.9.2 Faulty Links

FBDIMM technology is a serial technology. Therefore, errors or failures can occur on the serial path between FBDIMMs. These errors are different from ECC errors, and do not necessarily occur as a result of faulty DRAM cells. The BIOS keeps track of such link-level failures.

In general, when a fatal link failure occurs, the BIOS will disable all FBDIMMs on that link. If all FBDIMMs are present on the same faulty link, the BIOS will generate POST code 0xE1 to indicate that the system has no usable memory, and then halts the system. For example, if A1 through A4 and B1 through B4 is populated with 1GB FBDIMMs, and say A3 fails. Now BIOS will disable A3, A4 both.

If a fatal link failure occurs during normal operation at runtime (after POST), the BIOS will signal a fatal error and perform policies related to fatal error handling.

#### 3.2.3.9.3 Error Counters and Thresholds

The BIOS handles memory errors through a variety of platform-specific policies. Each of these policies is aimed at providing comprehensive diagnostic support to the system administrator towards system recovery following the failure.

The BIOS uses error counters on the Intel<sup>®</sup> 5400 sequence chipset and internal software counters to track the number of correctable and multi-bit correctable errors that occur at runtime. The chipset increments the count for these counters when an error occurs. The count also decays at a given rate, programmable by the BIOS. Because of this particular nature of the counters, they are termed *leaky bucket counters*.

The leaky bucket counters provide a measurement of the frequency of errors. The BIOS configures and uses the leaky bucket counters and the decay rate such that it can be notified of a failing FBDIMM. A degrading DRAM will typically generate errors faster over time, which is detected by the leaky bucket algorithm. The chipset maintains separate internal leaky bucket counters for correctable and multi-bit correctable errors respectively.

The BIOS initializes the correctable error leaky bucket counters to a value of 10 for correctable ECC errors. These counters are on a per-rank basis. A rank applies to a pair of FBDIMMs on adjacent channels functioning in lock-stepped mode.

#### 3.2.3.9.3.1 BIOS Policies on Correctable Errors

For each correctable error that occurs before the threshold is reached, the BIOS will log a "Correctable Error" SEL entry. No other action will be taken, and the system will continue to function normally.

When the error threshold reaches 10, the BIOS logs a SEL entry to indicate the correctable error. In addition, the following steps occur:

- 1. If sparing is enabled, the chipset initiates a spare fail-over to a spare FBDIMM. In all other memory configurations, future correctable errors are masked and no longer reported to the SEL.
- 2. The BIOS logs a "Max Threshold Reached" SEL event.
- 3. The BIOS sends a "DIMM Failed" event to the BMC. This causes the BMC to light the System Fault LEDs to initiate memory performance degradation and an assertion of the failed FBDIMM.
- 4. The BIOS lights the DIMM Fault LED for the faulty FBDIMM.

#### 3.2.3.9.4 Multi-bit Correctable Error Counter Threshold

Due to the internal design of the chipset, the same threshold value for correctable errors also applies to the multibit correctable errors. However, maintaining a tolerance level of 10 for multi-bit correctable errors is undesirable because these are critical errors. Therefore, the BIOS programs the threshold for multi-bit correctable errors based on the following alternate logic:

- Automatic retries on memory errors: The chipset automatically performs a retry of memory reads for
  uncorrectable errors. If the retry results in good data, this is termed a multi-bit correctable error. If the data
  is still bad, then it is an uncorrectable error. Another memory error is a CRC error on the FBDIMM serial
  path. CRC errors are also retried in a similar manner. The retry eliminates transient errors that occur on
  memory packets transacted over the FBDIMM serial links between the chipset and the FBDIMMs.
- Internal error reporting by the chipset: The chipset records the occurrence of uncorrectable errors both at the time of the occurrence, and on the subsequent failure on retry. Both errors are independently reported to the BIOS. The BIOS will report a successful retry as "Correctable Memory Error" in the SEL regardless of whether the originating error was a CRC error or an ECC error.

### 3.2.3.9.5 FBD Fatal Error Threshold

In addition to standard ECC errors, the BIOS monitors FBD protocol errors reported by the chipset. FBD protocol errors cause degradation of system memory, and hence it is pointless to tolerate them to any level. The BIOS maintains an internal software counter to handle FBD errors. The threshold of this software counter is 1. When the threshold is met, it is treated as an uncorrectable error and follows the same policy as outlined below.

#### 3.2.3.9.5.1 BIOS Policies on Uncorrectable Errors

For uncorrectable errors, the BIOS will log a single "Uncorrectable Error" SEL entry. The BIOS will then generate a NMI.

# 3.2.3.10 Memory Error Reporting

NMI Generation

Memory errors are reported through a variety of platform-specific elements, as described in this section.

**Platform Element** Description When a memory error occurs at runtime, the BIOS will log the error into the system **Event Logging** event log in the baseboard management controller's (BMC) repository. BIOS Diagnostic / Error At the end of POST memory errors found during MemBIST are reported in the Screen BIOS Error Manager. Beep Codes The BIOS will emit beep code for the cases where the system has no memory, or when a link failure is detected during memory discovery, causing all memory to be mapped out. When FBDIMMs fail Memory BIST, or RAS configuration errors occur, the FBDIMM **BIOS Setup Screen** status is captured in the Advanced | Memory screen in BIOS setup. **DIMM Fault Indicator LEDs** Intel® server boards and systems that use the Intel® 5400 chipset sequence have a set of Fault Indicator LEDs on the board, one LED per DIMM socket. These LEDs are used for indicating failed/faulty FBDIMMs. Intel® server boards and systems that use the Intel® 5400 chipset sequence System Fault/Status LEDs provide a specific LED on the front panel and Rear I/O Panel that indicates the state of the system. When a memory error occurs such that the performance of the

a Status LED state change.

**Table 3. Memory Error Reporting Agent Summary** 

Revision 2.01 41

memory sub-system is affected, the BIOS will send a request to the BMC to initiate

The BIOS will trigger/initiate an NMI to halt the system when a critical error occurs.

### 3.2.3.10.1 Memory BIST Error Reporting

The Error Manager screen in the BIOS captures Memory BIST failures that occurred during the current POST.

**Table 4. Memory Errors Captured by Error Manager** 

| Specific Error      | Error Class | Error Code | Error Text                                                  | Description                                                                                             |
|---------------------|-------------|------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| Configuration Error | Pause       | 0x85F0     | Memory was not configured for the selected memory RAS mode. | Failure of BIOS to configure the memory system in the selected RAS mode.                                |
| Memory BIST Failure | Pause       | 0x852x     | DIMM_xx failed self test (BIST).                            | During normal Memory BIST operation in POST, the BIOS detected that DIMM_xx failed to pass Memory BIST. |

**Note:** x = the instance number of the DIMM that failed.

#### 3.2.3.10.2 DIMM Fault Indicator LEDs

Intel<sup>®</sup> server boards have a fault-indicator LED next to each DIMM socket. The LEDs are turned on when the FBDIMM on the adjacent DIMM socket is determined to be faulty.

The generic usage model for the DIMM Fault LEDs is as follows:

**Table 5. DIMM Fault LED Behavior Summary** 

| Error Event                                                                                                                                        | Mode of Operation                               | Description                                                                                                        |
|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| A FBDIMM fails Memory BIST during POST.                                                                                                            | N/A                                             | DIMM LED for the failing FBDIMM is turned on.                                                                      |
| Channel Intel <sup>®</sup> IBIST failure occurs during POST.                                                                                       | N/A                                             | If there are multiple FBDIMMs on that channel, all corresponding failing DIMM LEDs are turned on.                  |
| Correctable error threshold reached for a failing FBDIMM. (Ten correctable errors occur on the same FBDIMM within the limits of the error period.) | System is operating in single-<br>channel mode. | DIMM fault LED for the failed FBDIMM is turned on when the error count reaches the threshold, (on the 10th error). |
| Correctable error threshold reached for a failing FBDIMM. (Ten correctable errors occur on the same FBDIMM within the limits of the error period.) | System is operating in dual-channel mode.       | DIMM fault LED for the failed FBDIMM is turned on when the error count reaches the threshold, (on the 10th error). |
| Uncorrectable error occurs on a FBDIMM.                                                                                                            | System is operating in single-<br>channel mode. | DIMM fault LED for the failed FBDIMM is turned on.                                                                 |
| Uncorrectable error occurs on a FBDIMM.                                                                                                            | System is operating in dual-channel mode.       | DIMM fault LEDs for the failed pair of FBDIMMs are turned on.                                                      |
| Fatal channel link-level or FBD fatal error occurs.                                                                                                | N/A                                             | DIMM fault LEDs of all FBDIMMs present on the failing channel or branch are turned on.                             |

**Note:** As indicated in the above table, when two FBDIMMs are operating in lock-stepped mode and one of the FBDIMMs fails, the BIOS will light the DIMM Fault LED of the companion FBDIMM also. This is because the BIOS cannot isolate failures at the individual FBDIMM level in this mode.

#### 3.3 **ESB2-E IO Controller**

The ESB2-E is a multi-function device that provides four distinct functions: an IO Controller, a PCI-X\* Bridge, a Gigabit Ethernet Controller, and a Baseboard Management Controller (BMC). Each function within the ESB2-E has its own set of configuration registers. Once configured, each appears to the system as a distinct hardware controller.

A primary role of the ESB2-E is to provide the gateway to all PC-compatible I/O devices and features. The server board uses the following ESB2-E features:

- Six Channel SATA interface w/SATA Busy LED Control
- **Dual GbE MAC**
- Baseboard Management Controller (BMC)
- Single ATA interface, with Ultra DMA 100 capability
- Universal Serial Bus 2.0 (USB) interface
- LPC bus interface
- PC-compatible timer/counter and DMA controllers
- APIC and 8259 interrupt controller
- Power management
- System RTC
- General purpose I/O

This section describes the functionality of most of the listed features as they pertain to this server board. For more detail information, see the Intel<sup>®</sup> Enterprise South Bridge-2 External Design Specification.

#### 3.3.1 **Serial ATA Support**

The ESB2-E has an integrated Serial ATA (SATA) controller that supports independent DMA operation on six ports and supports data transfer rates of up to 3.0 Gb/s. The six SATA ports on the server board are numbered SATA-0 thru SATA-5. The SATA ports can be enabled/disabled and/or configured by accessing the BIOS Setup Utility during POST.

The BIOS initializes and supports SATA devices just like PATA devices. It initializes the embedded the IDE controllers in the chipset and any SATA devices that are connected to these controllers. From a software standpoint. SATA controllers present the same register interface as the PATA controllers. Hot plugging of SATA drives during the boot process is not supported by the BIOS and may result in undefined behavior

#### 3.3.1.1 Intel® Embedded Server RAID Technology II Support

The on-board storage capability of this server board includes support for Intel<sup>®</sup> Embedded Server RAID Technology II which provides three standard software RAID levels: data striping (RAID Level 0), data mirroring (RAID Level 1), and data striping with mirroring (RAID Level 10). For higher performance, data striping can be used to alleviate disk bottlenecks by taking advantage of the dual independent DMA engines that each SATA port offers. Data mirroring is used for data security. Should a disk fail, a mirrored copy of the failed disk is brought on-line. There is no loss of either PCI resources (request/grant pair) or add-in card slots.

With the addition of an optional Intel<sup>®</sup> RAID Activation Key (Intel Part # AXXRAKSW5), Intel<sup>®</sup> Embedded Server RAID Technology II is also capable of providing fault tolerant data striping (software RAID Level 5), such that if a SATA hard drive should fail, the lost data can be restored on a replacement drive from the other drives that make up the RAID 5 pack.

See Figure 1. Components & Connector Location Diagram for the location of Intel® RAID Activation Key connector location.

Intel® Embedded Server RAID Technology II functionality requires the following items:

Intel order number: D92944-006

43

#### **Functional Architecture**

- Intel<sup>®</sup> ESB2-E IO Controller Hub (on-board device)
- Intel<sup>®</sup> Embedded Server RAID Technology II Option ROM (on-board device)
- Intel<sup>®</sup> Application Accelerator RAID Edition drivers, most recent revision
- At least two SATA hard disk drives attached to onboard SATA connectors

Intel® Embedded Server RAID Technology II is not available in the following configurations:

- The SATA controller is in compatible mode
- Intel<sup>®</sup> Embedded Server RAID Technology II has been disabled

# 3.3.1.2 Intel® Embedded Server RAID Technology Option ROM

The Intel<sup>®</sup> Embedded Server RAID Technology II for SATA Option ROM provides a pre-OS user interface for the Intel<sup>®</sup> Embedded Server RAID Technology II implementation and provides the ability for an Intel<sup>®</sup> Embedded Server RAID Technology II volume to be used as a boot disk as well as to detect any faults in the Intel<sup>®</sup> Embedded Server RAID Technology II volume(s) attached to the Intel<sup>®</sup> RAID controller.

Refer to the Intel Embedded Server RAID Technology II Users Guide for complete RAID setup information.

## 3.3.2 Parallel ATA (PATA) Support

The integrated IDE controller of the ESB2-E ICH6 provides one IDE channel. It redefines signals on the IDE cable to allow both host and target throttling of data and transfer rates of up to 100MB/s. For this server board, the IDE channel was designed to provide slimline optical drive support to the platform. The BIOS initializes and supports ATAPI devices such as CDROM, CD-RW and DVD. The IDE channel is accessed through a single high density 44-pin connector (J3G2) which provides both power and IO signals. The ATA channel can be configured and enabled or disabled by accessing the BIOS Setup Utility during POST.

**Note:** The IDE connector on this server board is NOT a standard 40 IDE connector. Instead, this connector has an additional 4 power pins over and above the standard 40 I/O pins. The design intent of this connector is to provide support for a slimline optical drive only.

The BIOS supports the ATA / ATAPI Specification, Version 6 or later. It initializes the embedded IDE controller in the Intel® 631xESB/632xESB I/O Controller Hub and the IDE devices that are connected to these devices in accordance to the *ESB2-E BIOS Writers Guide* The BIOS scans the IDE devices and programs the controller and the devices with their optimum timings. The IDE disk read/write services that are provided by the BIOS use PIO mode, but the BIOS programs the necessary ultra DMA registers in the IDE controller so the operating system can use the ultra DMA modes.

# 3.3.3 Baseboard Management Controller (BMC)

The BMC component of the Intel® 631xESB / 632xESB I/O Controller Hub is provided by an embedded ARC\* controller and associated peripheral functionality that is used to provide the baseboard management controller functionality that is required for IPMI-based server management. The following is a summary of the Intel® 631xESB / 632xESB I/O Controller Hub management hardware features utilized by the BMC:

- ARC4 processor with 16 Kb I-cache and D-cache
- 256 KB of internal SRAM with dual port (one for code accesses and one for all other accesses).
- Expansion bus, allowing connection to external Flash PROM (asynchronous or synchronous), an external SRAM or an external SDRAM.
- Serial flash interface
- Five SMB ports, two that support FML (either master or slave)
- RS-232 serial port (UART)

- Cryptographic module, supporting AES and RC4 encryption algorithms and SHA1 and MD5 authentication algorithms with internal DMA and raw checksum support.
- Two keyboard controller style (KCS) interfaces residing on the LPC bus
- General-purpose input/output (GPIO) interface
- MAC CSR interface
- Timer interface
- Host DMA interface

## 3.3.4 USB 2.0 Support

The Intel® 631xESB / 632xESB I/O Controller Hub contains an enhanced host controller interface that supports USB high-speed signaling. High-speed USB 2.0 allows data transfers up to 480 Mb/s, which is 40 times faster than full-speed USB. The I/O Controller Hub also contains four universal host controller interface (UHCI) controllers that support USB full-speed and low-speed signaling.

The Intel® 631xESB / 632xESB I/O Controller Hub supports eight USB 2.0 ports. All eight ports capable of high-speed, full-speed, and low-speed. Two external connectors are located on the back edge of the server board. One internal 2x5 header is provided, capable of supporting two optional USB 2.0 ports. Three USB ports are routed through the bridge board connector providing optional USB support for a system control panel or other USB requirements. An additional USB port is dedicated to the Intel® Remote Management Module (Intel® RMM2) connector.

# 3.3.4.1 Native USB Support

During the power on self-test (POST), the BIOS initializes and configures the USB subsystem in accordance with chapter 14 of the *Extensible Firmware Interface Reference Specification*, Version 1.1. The BIOS is capable of initializing and using the following types of USB devices:

- USB Specification-compliant keyboards
- USB Specification-compliant mice
- USB Specification-compliant storage devices that utilize bulk-only transport mechanism

USB devices are scanned to determine if they are required for booting.

The BIOS supports USB 1.1 and USB 2.0 compliant devices and host controllers.

During the pre-boot phase, the BIOS automatically supports the hot addition and hot removal of USB devices. For example, if a USB device is hot plugged, the BIOS detects the device insertion, initializes the device, and makes it available to the user. Only onboard USB controllers are initialized by BIOS. This does not prevent the operating system from supporting any available USB controllers, including add-in cards.

### 3.3.4.2 Legacy USB Support

The BIOS supports PS/2 emulation of USB keyboards and mice. During POST, the BIOS initializes and configures the root hub ports and then searches for a keyboard and/or a mouse on the USB hub and then enables them.

## 3.3.5 System Management Bus (SMBus 2.0)

The Intel® 631xESB / 632xESB I/O Controller Hub contains a SMBus host interface that allows the processor to communicate with SMBus slaves. This interface is compatible with most I<sup>2</sup>C devices. Special I<sup>2</sup>C commands are implemented. The SMBus host controller for the I/O Controller Hub provides a mechanism for the processor to initiate communications with SMBus peripherals (slaves).

The Intel® 631xESB / 632xESB I/O Controller Hub supports slave functionality, including the Host Notify protocol. The host controller supports eight command protocols of the SMBus interface: Quick Command, Send Byte, Receive Byte, Write Byte/Word, Read Byte/Word, Process Call, Block Read/Write, and Host Notify.

See the System Management Bus (SMBus) Specification, Version 2.0 for more information

# 3.3.6 Real-time Clock (RTC)

The Intel® 631xESB / 632xESB I/O Controller Hub contains a Motorola\* MC146818A-compatible real-time clock with 256 bytes of battery-backed RAM. The real-time clock performs two key functions: keeping track of the time of day and storing system data, even when the system is powered down. The RTC operates on a 32.768-KHz crystal and a separate on-board 3-V lithium battery (Panasonic\* 3V CR2032 or equivalent).

The RTC supports two lockable memory ranges. By setting bits in the configuration space, two 8-byte ranges can be locked to read and write accesses. This prevents unauthorized reading of passwords or other system security information.

# 3.3.7 General-purpose Input/Output (GPIO)

General-purpose inputs and outputs are provided for custom system designs. The number of inputs and outputs depends on the Intel<sup>®</sup> 631xESB / 632xESB I/O Controller Hub configuration. All unused GPI pins must be pulled high or low, so they are at a predefined level and do not cause problems.

# 3.4 PCI Sub-System

The primary I/O buses for the server board are PCI Express\*. An additional PCI bus segment is also utilized from the ESB2-E to support the on-board video controller.

The MCH utilizes general purpose PCI Express\* high speed ports to achieve superior I/O performance. The MCH PCI Express\* ports are compliant with the PCI Express\* Base Specification, version 0.9 of Revision 2.0. The raw bit-rate per PCI Express\* Gen 1 bit lane is 2.5 Gbit/s. This results in a real bandwidth per Gen 1 bit lane pair of 250 MB/s given the 8/10 encoding used to transmit data across this interface. The result is a maximum theoretical realized bandwidth on a x4 PCI Express\* port of 1 GB/s in each direction. The raw bit-rate per PCI Express\* Gen 2 bit lane is 5 Gbit/s similarly with a maximum theoretical realized bandwidth of 2 GB/s in each direction. The Gen 2 speeds are only supported for the x16 High Performance PCI Express\* interfaces. Each of the MCH PCI Express\* ports are organized as four bi-directional bit lanes, and are referred to as a x4 port.

The following table lists the characteristics of each PCI bus segment used on this server board.

| PCI Bus Segment                                  | Voltage | Width  | Speed   | Type  | On-board Device Support                                                                                                         |
|--------------------------------------------------|---------|--------|---------|-------|---------------------------------------------------------------------------------------------------------------------------------|
| ESB2-E PCI 32/33                                 | 3.3V    | 32 bit | 33MHz   | PCI   | Used internally for video controller                                                                                            |
| ESB2-E Port 1                                    | 3.3V    | x4     | 2 GB/S  | PCle* | Bridge Board Connector – Used as an interconnect for Intel <sup>®</sup> Server System boards supporting a SAS controller option |
| ESB2-E Port 2                                    | 3.3V    | x4     | 2 GB/S  | PCle* | Mezzanine connector for optional Intel <sup>®</sup> I/O Expansion Module                                                        |
| MCH to ESB2-E<br>Interface – Port 9 to<br>Port 4 | 3.3V    | x4     | 2 GB/s  | PCle* | x4 PCle* link between MCH and ESB2-E                                                                                            |
| MCH to ESB2-E<br>Interface – ESI ports           | 3.3v    | x4     | 2 GB/s  | PCle* | ESI Link between MCH and ESB2-E                                                                                                 |
| MCH Ports 5,6,7,8                                | 3.3V    | x16    | 16 GB/S | PCIe* | Full height riser slot, x16 GEN2 PCle*                                                                                          |

**Table 6. PCI Bus Segment Characteristics** 

# 3.4.1 ESB2-E PCl32: 32-bit, 33-MHz PCl Bus Segment

All 32-bit, 33-MHz PCI I/O is directed through the ESB2-E ICH6. The PCI32 segment is only used to provide support for the on-board 2D Graphics Accelerator: ATI\* ES1000 Video Controller

## 3.4.2 ESB2-E Port 1: x4 PCI Express\* Bus Segment

This x4 PCI Express\* segment is routed from the ESB2-E to the bridge board connector for use by Intel® Server System boards that include a SAS controller option.

#### 3.4.3 ESB2-E Port 2: x4 PCI Express\* Bus Segment

This x4 PCI Express\* segment is routed from the ESB2-E to the proprietary Intel® I/O Expansion Module mezzanine connector (J3B1).

#### 3.4.4 MCH to ESB2-E Chip-to-Chip Interface: Two x4 PCI Express\* Bus Segments

The Enterprise South Bridge Interface (ESI) in the MCH is the chip-to-chip connection to the Intel ESB2-E I/O Controller Hub. The ESI is a specialized inter-chip interface based upon the PCI-Express Base Specification, Revision 1.1 with special commands/features added to enhance the PCI Express\* interface for enterprise applications. This high-speed interface integrates advanced priority-based servicing allowing for concurrent traffic. Base functionality is completely transparent permitting current and legacy software to operate normally.

On the Intel® Server Board S5400SF, the ESI port in the MCH is combined with PCI Express\* Port 9 to augment the available bandwidth to the ESB2-E I/O Controller Hub. When operating alone the available bi-directional bandwidth to the ESB2-E is 2GB/s (1GB/s each direction). When the ESI is pared with the additional x4 PCI Express\* link, the available bi-directional bandwidth to the ESB2-E is increased to 4 GB/s

#### 3.4.5 MCH Ports 5-8: x16 GEN2 PCI Express\* Bus Segment

This PCI Express\* bus segment combines four MCH x4 PCI Express\* ports to support a high speed x16 GEN 2 interface for the on-board riser slot capable of supporting a maximum theoretical bandwidth of 16 GB/s. The raw bit-rate per PCI Express\* Gen 2 bit lane is 5 Gbit/s with a maximum theoretical realized bandwidth of 2 GB/s in each direction.

#### 3.4.5.1 **PCI Express\* Riser Slot**

The server board has one 164-pin Gen 2 PCI Express\* riser slot. See Table 55. Riser Card Slot Pin-out (J4B1) for connector pin-out definition.

Note: See Appendix F for a mechanical drawing showing dimensional data for a 1U x16 PCI Express\* Gen 2 riser card as used in the Intel® Server System SR1560SF.

#### 3.4.6 Scan Order

The BIOS assigns PCI bus numbers in a depth-first hierarchy, in accordance with the PCI Local Bus Specification, Revision 2.2. The bus number is incremented when the BIOS encounters a PCI-PCI bridge device. Scanning continues on the secondary side of the bridge until all subordinate buses are assigned numbers. PCI bus number assignments may vary from boot to boot with varying presence of PCI devices with PCI-PCI bridges. If a device with a bridge with a single bus behind it is inserted into a PCI bus, all subsequent PCI bus numbers below the current bus are increased by one.

The bus assignments occur once, early in the BIOS boot process, and never change during the pre-boot phase.

#### 3.4.7 **Resource Assignment**

The BIOS resource manager assigns the PIC-mode interrupt for the devices that are accessed by the legacy code. The BIOS will ensure the PCI BAR registers and the command registers for all devices are correctly set up to match the behavior of the legacy BIOS after booting to a legacy operating system. Any legacy code cannot make any assumption about the scan order of devices or the order in which resources are allocated to them.

In legacy mode, the BIOS supports the INT 1Ah PCI BIOS interface calls.

#### 3.4.8 **Automatic IRQ Assignment**

The BIOS automatically assigns IRQs to devices in the system for legacy compatibility. No method is provided to manually configure the IRQs for devices.

> Revision 2.01 47

# 3.4.9 Legacy Option ROM Support

The legacy support code in the BIOS will dispatch the legacy option ROMs in the available memory space in the address range 0C0000h-0DFFFFh and will follow all the legacy rules with respect to the option ROM space. If room is available in the E segment, and both C and D segments are already used, the BIOS will also shadow up to 0E7FFF. The BIOS allows the user to disable the shadowing of the onboard PCI devices.

The BIOS integrates option ROMs for the ATI\* RN50 video controller, LSI\* 1064e SAS controller (on select board models), AHCI ROM, Intel® 631x/ IO Controller Hub Ethernet ROM (if on board), 82571EB Ethernet ROM (If on board), and the SATA SW RAID ROM.

#### 3.4.10 EFI PCI APIS

The BIOS provides standard PCI protocols as described in the *Extensible Firmware Interface Reference Specification*, Version 1.1.

### 3.4.11 Legacy PCI APIs

In legacy mode, the system BIOS will support the INT 1Ah, AH = B1h functions as defined in the *PCI BIOS Specification*, Revision 2.1. The system BIOS supports the real mode interface.

# 3.5 Video Support

The server board provides an ATI\* ES1000 PCI graphics accelerator, along with 32MB of video DDR SDRAM and support circuitry for an embedded SVGA video sub-system. The ATI ES1000 chip contains an SVGA video controller, clock generator, 2D engine, and RAMDAC in a 359-pin BGA. One DDR SDRAM chip provides 32MB of video memory.

The SVGA sub-system supports a variety of modes, up to 1024 x 768 resolution in 8 / 16 / 32bpp modes under 2D. It also supports both CRT and LCD monitors up to a 100 Hz vertical refresh rate.

Video is accessed using a standard 15-pin VGA connector found on the back edge of the server board. Video signals are also made available through the 120-pin bridge board connector which provides signals for an optional video connector to be present on the platform's control panel. Video is routed to both the rear video connector and a control panel video connector. Video is present at both connectors simultaneously and cannot be disabled at either connector individually. Hot-plugging the video while the system is still running is supported.

On-board video can be disabled using the BIOS Setup Utility or when an add-in video card is installed. System BIOS also provides the option for dual video operation when an add-in video card is configured in the system.

### 3.5.1 Video Modes

The ATI\* ES1000 chip supports all standard IBM\* VGA modes. The following table shows the 2D modes supported for both CRT and LCD.

| 2D Mode   | Refresh Rate (Hz)                         | 2D Video Mode Support |           |           |
|-----------|-------------------------------------------|-----------------------|-----------|-----------|
|           |                                           | 8 bpp                 | 16 bpp    | 32 bpp    |
| 640x480   | 60, 72, 75, 85, 90,<br>100, 120, 160, 200 | Supported             | Supported | Supported |
| 800x600   | 60, 70, 72, 75, 85, 90, 100, 120,160      | Supported             | Supported | Supported |
| 1024x768  | 60, 70, 72,<br>75,85,90,100               | Supported             | Supported | Supported |
| 1152x864  | 43,47,60,70,75,80,85                      | Supported             | Supported | Supported |
| 1280x1024 | 60,70,74,75                               | Supported             | Supported | Supported |
| 1600x1200 | 52                                        | Supported             | Supported | Supported |

Table 7. Video Modes

# 3.5.2 Video Memory Interface

The memory controller sub-system of the ES1000 arbitrates requests from the direct memory interface, the VGA graphics controller, the drawing co-processor, the display controller, the video scalar, and the hardware cursor. Requests are serviced in a manner that ensures display integrity and maximum CPU/co-processor drawing performance.

#### 3.5.3 Dual Video

The BIOS supports single and dual video modes. The dual video mode is enabled by default.

In single mode (Dual Monitor Video = Disabled), the on-board video controller is disabled when an add-in video card is detected.

In dual mode (On-board Video = Enabled, Dual Monitor Video = Enabled), the on-board video controller is enabled and will be the primary video device. The external video card will be allocated resources and is considered the secondary video device. BIOS Setup provides user options to configure the feature as follows.

| On-board Video     | Enabled<br>Disabled |                                               |
|--------------------|---------------------|-----------------------------------------------|
|                    | Disabled            |                                               |
| Dual Monitor Video | Enabled             | Shaded if on-board video is set to "Disabled" |
|                    | Disabled            |                                               |

# 3.6 Network Interface Controller (NIC)

Network interface support is provided from the built in Dual GbE MAC features of the ESB2-E in conjunction with the Intel<sup>®</sup> 82563EB compact Physical Layer Transceiver (PHY). Together, they provide the server board with support for dual LAN ports designed for 10/100/1000 Mbps operation.

The 82563EB device is based upon proven PHY technology integrated into the Intel<sup>®</sup> Gigabit Ethernet Controllers. The physical layer circuitry provides a standard IEEE 802.3 Ethernet interface for 1000BASE-T, 100BASE-TX, and 10BASE-T applications (802.3, 802.3u, and 802.3ab). The 82563EB device is capable of transmitting and receiving data at rates of 1000 Mbps, 100 Mbps, or 10 Mbps

Each Network Interface Controller (NIC) drives two LEDs located on each network interface connector. The link/activity LED (to the right of the connector) indicates network connection when on, and Transmit/Receive activity when blinking. The speed LED (to the left of the connector) indicates 1000-Mbps operation when amber, 100-Mbps operation when green, and 10-Mbps when off. The table below provides an overview of the LEDs.

| LED Color          | LED State | NIC State                   |
|--------------------|-----------|-----------------------------|
|                    | Off       | 10 Mbps                     |
| Green/Amber (Left) | Green     | 100 Mbps                    |
|                    | Amber     | 1000 Mbps                   |
| Cream (Disht)      | On        | Active Connection           |
| Green (Right)      | Blinking  | Transmit / Receive activity |

Table 8. NIC2 Status LED

# 3.6.1 Intel<sup>®</sup> I/O Acceleration Technology

Intel® I/O Acceleration Technology moves network data more efficiently through Multi-Core Intel® Xeon® processor 5000 sequence-based servers for improved application responsiveness across diverse operating systems and virtualized environments. Intel® I/OAT improves network application responsiveness by unleashing the power of Multi-Core Intel® Xeon® processors 5000 sequence through more efficient network data movement and reduced system overhead. Intel multi-port network adapters with Intel® I/OAT provide high-performance I/O for server consolidation and virtualization via stateless network acceleration that seamlessly scales across multiple ports and

virtual machines. Intel<sup>®</sup> I/OAT provides safe and flexible network acceleration through tight integration into popular operating systems & virtual machine monitors, avoiding the support risks of 3rd-party network stacks and preserving existing network requirements such as teaming and failover.

#### 3.6.2 MAC Address Definition

Each Intel® Server Board S5400SF has four MAC addresses assigned to it at the Intel factory. During the manufacturing process, each server board will have a white MAC address sticker placed on the board. The sticker will display the MAC address in both bar code and alpha numeric formats. The printed MAC address is assigned to NIC 1 on the server board. NIC 2 is assigned the NIC 1 MAC address + 1.

Two additional MAC addresses are assigned to the Baseboard Management Controller (BMC) embedded in the ESB2-E. These MAC addresses are used by the BMC's embedded network stack to enable IPMI remote management over LAN. BMC LAN Channel 1 is assigned the NIC1 MAC address + 2, and BMC LAN Channel 2 is assigned the NIC1 MAC address + 3.

# 3.7 Super I/O

Legacy I/O support is provided by using a National Semiconductor\* PC87427 Super I/O device. This chip contains all of the necessary circuitry to support the following functions:

- GPIOs
- Two serial ports
- Keyboard and mouse support
- Wake up control
- System health support

#### 3.7.1 Serial Ports

The server board provides two serial ports: an external RJ45 serial port, and an internal DH10 serial header.

Serial A is an optional port accessed through a 9-pin internal DH-10 header. A standard DH10 to DB9 cable can be used to direct the Serial A port to the rear of a chassis. The Serial A interface follows the standard RS232 pin-out as defined in the following table.

Pin **Signal Name** Serial Port A Header Pin-out 1 DCD 2 **DSR** RX 3 3 4 4 RTS 5 6 TX 5 6 CTS 7 8 7 **DTR** 9 8 RI 9 GND

Table 9. Serial A Header Pin-out

The rear RJ45 Serial B port is a fully functional serial port that can support any standard serial device. Using an RJ45 connector for a serial port allows direct support for serial port concentrators, which typically use RJ45 connectors and are widely used in the high-density server market. For server applications that use a serial concentrator to access the system management features of the server board, a standard 8-pin CAT-5 cable from the serial concentrator is plugged directly into the rear RJ45 serial port.

To allow support for either of two serial port configuration standards, a jumper block located directly behind the rear RJ45 serial port must be configured appropriately according to the desired standard. For serial concentrators that require a DCD signal, the jumper block must be configured with the serial port jumper over pins 1 and 2. For serial concentrators that require a DSR signal (Default), the jumper block must be configured with the serial port jumper over pins 3 and 4. Pin 1 on the jumper is identified by "\*".

**Note:** By default, the rear RJ45 serial port is configured to support a DSR signal. This configuration is compatible with the Cisco\* standard.



Figure 9. Serial Port Configuration Jumper Location

| Pins | What happens at system reset                       |
|------|----------------------------------------------------|
| 1-2  | Serial port is configured for DCD to DTR           |
| 3-4  | Serial port is configured for DSR to DTR (default) |

For server applications that require a DB9 serial connector, an 8-pin RJ45-to-DB9 adapter must be used. The following table provides the pin-out required for the adapter to provide RS232 support. A standard DH10-to-DB9 cable and 8-pin RJ45 to DB9 DCD and DSR adapters are available from Intel in the Serial Port Accessory Kit, product code: AXXRJ45DB92.

Table 10. Rear Serial B Port Adapter Pin-out

| RJ45 | Signal              | Abbreviation | DB9               |
|------|---------------------|--------------|-------------------|
| 1    | Request to Send     | RTS          | 7                 |
| 2    | Data Terminal Ready | DTR          | 4                 |
| 3    | Transmitted Data    | TD           | 3                 |
| 4    | Signal Ground       | SGND         | 5                 |
| 5    | Ring Indicator      | RI           | 9                 |
| 6    | Received Data       | RD           | 2                 |
| 7    | DCD or DSR          | DCD/DSR      | 1 or 6 (see note) |
| 8    | Clear To Send       | CTS          | 8                 |

**Note:** The RJ45-to-DB9 adapter should match the configuration of the serial device used. One of two pin-out configurations is used, depending on whether the serial device requires a DSR or DCD signal. The final adapter configuration should also match the desired pin-out of the RJ45 connector, as it can also be configured to support either DSR or DCD.

# 3.7.2 Floppy Disk Controller

The server board does not support a floppy disk controller (FDC) interface. However, the system BIOS does recognize USB floppy devices.

# 3.7.3 Keyboard and Mouse Support

Dual stacked PS/2 ports, located on the back edge of the server board, are provided for keyboard and mouse support. Either port can support a mouse or keyboard. Neither port supports hot plugging. The system can boot without a keyboard or mouse attached. If present, the BIOS detects the keyboard during POST and displays the message "Keyboard Detected" on the POST Screen.

### 3.7.4 Wake-up Control

The super I/O contains functionality that allows various events to power-on and power-off the system.

## 3.7.5 System Health Support

The super I/O provides an interface via GPIOs for BIOS and Server Management Firmware to activate the Diagnostic LEDs, the FRU fault indicator LEDs for processors, DIMMs, fans and the system status LED. Refer to Figure 2. Light Guided Diagnostic LED Location Diagram for the location of the LEDs on the baseboard.

The super I/O also provides PWM fan control to the system fans, monitors tach and presence signals for the system fans and monitors baseboard and control panel temperature.

# 4. Server Management

The server management sub-system is a major component embedded into the design of the server board. It is comprised of several communication buses, system BIOS, the Baseboard Management Controller (BMC) features of the ESB2-E, multiple voltage and thermal sensors, and BMC Firmware. It is responsible for error management and reporting, system power control, thermal monitoring and management including system fan control, and provides system interface and monitoring features based on the IPMI 2.0 specification.

This section provides a high level overview of the server management architecture and its features. For greater detail, the following documents should also be referenced:

- Intel® 5400 Series Server Board BIOS External Product Specification
- Intel® 5400 Series Server Board Baseboard Management Controller Core External Product Specification
- Intel® Remote Management Module 2 Technical Product Specification
- Intelligent Platform Management Interface (IPMI) 2.0 Specification

The following diagram provides an overview of the Server Management Bus (SMBUS) architecture used on this server board.



Figure 10. SMBUS Block Diagram

# 4.1 ESB2-E Baseboard Management Controller (BMC) Feature Set

This server board supports the following Baseboard Management Controller features of the ESB2-E.

#### 4.1.1 IPMI 2.0 Features

- Baseboard management controller (BMC) functionality
- Watchdog timer
- Messaging support, including support for command bridging and user/session
- Chassis device functionality, including support for power/reset control and BIOS boot flags
- Platform vent trap (PET) SNMP alerts via LAN interfaces
- Platform event filtering (PEF) device functionality
- Event receiver device functionality: The BMC receives and processes events from other system subsystems
- Field replaceable unit (FRU) inventory device functionality: The BMC supports access to system FRU devices using IPMI FRU commands
- System event log (SEL) device functionality: The BMC supports and provides access to a SEL
- Sensor device record (SDR) repository functionality: The BMC supports storage and access of system SDRs
- Sensor device and sensor scanning and monitoring: The BMC provides IPMI management of system sensors. The BMC polls system sensors to monitor and report system health. These sensors include soft sensors that are used for reporting system state and events, and hardware sensor.
- IPMI interfaces
  - Host Interfaces Includes SMS (with "receive message queue" support) and SMM interfaces.
  - Serial Interface Direct Connect Serial (TMode only).
  - IPMB Interface.
  - LAN Interfaces supports IPMI over LAN protocol (RMCP, RMCP+).
- Serial over LAN (SOL)
- ACPI state synchronization: The BMC tracks ACPI state changes that are provided by the BIOS
- BMC self test: The BMC performs initialization and run-time self-tests and makes results available to external entities

See the IPMI 2.0 Specification for more information on these features.

Revision 2.01 Intel order number: D92944-006

54

#### 4.1.2 Non-IPMI Features

This section lists non-IPMI feature support carried over from prior generation of servers.

- Fault resilient booting (FRB) support. FRB2 is supported by the watchdog timer functionality
- BMC firmware update, using firmware transfer mode operation
- BMC on-line update: A BMC rolling update supports a redundant firmware image
- Power state retention
- Chassis intrusion detection is supported on some systems
- FRU fault LED support The BMC lights server board LEDs to indicate failed components
- ASF POST progress queuing: The BMC queues POST messages sent from BIOS and makes these accessible through IPMI interfaces
- Signal testing support: The BMC provides test commands for setting or getting system signal states
- Beep code generation: The BMC generates diagnostic beep codes for fault conditions.
- Hot-swap backplane support: The BMC pushes the power supply state to the hot swap controller.
- System GUID storage and retrieval
- Memory RAS: The BMC provides sensors to track the DIMM state and memory RAS redundancy state. The BMC provides IPMI OEM commands to enable BIOS to push this information to the BMC.
- Front panel management: The BMC controls system fault and chassis ID LEDs. It supports secure lockout of certain front panel functionality. It monitors button presses. The chassis ID can be turned on from a front panel button or through a command.
- Power unit management: The BMC supports a power unit sensor. The BMC handles power-good dropout condition.
- NMI: The BMC provides commands to set/get NMI source. It supports the generation of an NMI signal due to a watchdog timer, IPMI command, or front panel NMI button. The BMC monitors system NMI signal.
- ARPs: The BMC can send and respond to an ARP. This is supported on ESB2-E embedded NICs.
- DHCP: The BMC supports DHCP on ESB2-E embedded NICs
- SMTP: The BMC supports SMTP on ESB2-E embedded NICs
- BMC timeclock sync with SIO RTC: At BMC startup, the BMC reads SIO RTC and updates its internal timeclock to match. BMC updates SIO RTC if BMC internal timeclock is updated by Set SEL Time IPMI command.
- Chassis intrusion fan interactions: Fans go to high speed when the chassis intrusion signal is asserted. This is available only on systems that have chassis intrusion support.

#### 4.1.3 New Features

This section lists features that are being introduced on Intel<sup>®</sup> Server Boards and systems that use the Intel<sup>®</sup> 5400 Chipset:

- Acoustic management: Improved acoustic levels are achieved by including support for CLLT and fan profiles using TControl version 2 SDRs.
- Intel® Remote Management Module 2 (RMM 2) support: The BMC supports the Intel® Remote Management Module 2 as an add-in card. This card utilizes its own ASMI NIC to provide advanced server management features that work in conjunction with the BMC. This support includes the following:
  - IPMI and IPMI OEM commands to support discovery and configuration of the BMC by the RMM2.
  - BMC usage of ASMI NIC via FML (FML used as an extra NIC channel to the BMC). BMC can support IPMI over LAN and SOL using this interface.
  - BMC forwarding of event log messages to RMM2.
  - BMC notification to RMM2 of select BMC status changes.

# 4.2 Advanced Configuration and Power Interface (ACPI)

The BMC features work with the ACPI BIOS and with the hardware features of the server board. The following subsections illustrate these capabilities. The following table shows the ACPI power states.

| State | Supported | Description                                                                                       |  |
|-------|-----------|---------------------------------------------------------------------------------------------------|--|
| S0    | Yes       | Working                                                                                           |  |
| S1    | Yes       | Sleeping. Hardware context maintained. Typically equates to processor and chipset clocks stopped. |  |
| S2    | Yes       | Soft off. Typically equates to stopped clocks with processor and cache context lost.              |  |
| S3    | No        | Typically equates to suspend-to-RAM. This is not supported.                                       |  |
| S4    | Yes       | Non volatile sleep. Typically equates to suspend-to-disk.                                         |  |
| S5    | Yes       | Soft off.                                                                                         |  |

**Table 11. ACPI Power States** 

### 4.2.1 ACPI Power Control

The chipset implements ACPI-compatible power control. Power control requests are routed to the power button input of the chipset, allowing the ACPI-compatible power button logic in the chipset to be utilized. The BMC can block the power button signal to support secure mode features.

# 4.2.2 ACPI State Synchronization

The BIOS keeps the BMC synchronized with the system ACPI state. The BIOS provides the ACPI state when the server transitions between power and sleep states. It uses the SMM interface to provide the ACPI state.

### 4.2.3 ACPI S0 Support

The following events occur when the ACPI S0 state is entered.

- The front panel power LED is on (not controlled by the BMC).
- The fans spin at the normal speed, as determined by various sensor inputs.
- Front panel buttons work normally. Front panel lockout can be enabled.

# 4.2.4 ACPI S1 Sleep Support

The following events occur when the ACPI S1 state is entered.

- The front panel power LED blinks at a rate of 1 Hz with a 50% duty cycle (not controlled by the BMC).
- If enabled via the Set ACPI Configuration Mode command, the server board fans are set to the sleep speed, as specified in the associated OEM TControl SDR for each fan domain. Otherwise, fan control is the same as for ACPI S0 state.
- The watchdog timer is stopped.
- The power, sleep, reset, front panel NMI, and ID buttons are unprotected.

The BMC detects that the system has exited the ACPI S1 sleep state when it is notified by the BIOS SMI handler.

# 4.2.5 ACPI S4 Support

The following events occur when the ACPI S4 state is entered.

- The fans are stopped.
- The normal operating system boot process is not followed while exiting from hibernated state.
- The original context is maintained from hibernated to working state.
- The power, sleep, reset, front panel NMI, and ID buttons are unprotected.

# 4.2.6 ACPI S5 Support

The following event occurs when the ACPI S5 state is entered.

- The front panel buttons are not locked.
- The fans are stopped.
- The power up process goes through the normal boot process.
- The power, sleep, reset, front panel NMI, and ID buttons are unprotected.
- The system's context will not be preserved by the hardware. The system must be restarted to return to the working state.

## 4.2.7 ACPI Power State Notify

If enabled through the *Set ACPI Configuration Mode* commands, the BMC sends the system's ACPI power state changes (S0, S1, S3, S4, and S5) to other management controllers by sending the *Set ACPI Power State* command on the IPMB as indicated by their SDR management device records. The command is sent whenever there is a power state transition.

# 4.3 System Initialization

# 4.3.1 Processor TControl Setting

Processors used with Intel<sup>®</sup> Server Boards and systems that use the Intel<sup>®</sup> 5400 Chipset implement a feature called Tcontrol. Tcontrol provides a processor-specific value that can be used to adjust the fan control behavior to achieve optimum cooling and acoustics. These values are not directly accessible by the BMC. The BIOS reads these values during POST and communicates processor Tcontrol values to the BMC. The BMC uses these values to adjust the hardware configuration appropriately.

Revision 2.01

57

Intel order number: D92944-006

### 4.3.2 Fault Resilient Booting (FRB)

Fault resilient booting (FRB) is a set of BIOS and BMC algorithms and hardware support that, under certain conditions, allows a multiprocessor system to boot even if the bootstrap processor (BSP) fails. The FRB algorithms detect BSP failure, disable the failed processor, and reset the server with a different processor as the BSP. Only FRB2 is supported, using watchdog timer commands.

### 4.3.2.1 Watchdog Timer Timeout Reason Bits

To implement FRB2, during POST the BIOS determines whether a BMC watchdog timer timeout occurred on the previous boot attempt. If it finds a watchdog timeout did occur, it determines whether that timeout was an FRB2 timeout, a system management software (SMS) timeout, or an intentional, timed hard reset.

The timeout-reason bits implemented by the BMC watchdog are maintained by the BMC across system resets and DC power cycles, but not across AC power cycles.

#### 4.3.2.2 FRB2

FRB2 refers to the FRB algorithm that provides for detection of system failures, such as hangs, during POST. The BIOS uses the BMC watchdog timer to back up its operation during POST. The BIOS configures the watchdog timer to indicate that the BIOS is using the timer for the FRB2 phase of the boot operation.

After the BIOS has identified and saved the BSP information, it sets the FRB2 timer use bit and loads the watchdog timer with the new timeout interval.

If the watchdog timer expires while the watchdog use bit is set to FRB2, the BMC (if so configured) logs a watchdog expiration event showing the FRB2 timeout in the event data bytes. The BMC then hard resets the system, if the BIOS has set reset as the watchdog timeout action.

The BIOS is responsible for disabling the FRB2 timeout before initiating the option ROM scan and before displaying a request for a boot password. If the processor fails and causes an FRB2 time-out, the BMC resets the system.

As part of its normal operation, the BIOS obtains the watchdog expiration status from the BMC. If this status shows an FRB2 time-out expiration, the BIOS creates an entry in the system event log (SEL) that indicates an FRB2 failure. In the OEM bytes entry in the event log, the entry includes the last POST code generated during the previous boot attempt in the OEM bytes of the event entry. FRB2 failure is not reflected in the processor status sensor value.

Although an FRB2 failure will cause events to be logged into the SEL, there is no effect on the front panel LEDs.

#### 4.3.3 Boot Control Support

The BMC supports the IPMI 2.0 boot control feature. This feature allows the boot device and boot parameters to be managed remotely.

# 4.4 Integrated Front Panel User Interface

The ESB2-E BMC incorporates the front panel interface functionality and supports an SSI EB compliant model. Indicators on ESB2-E supported front panels are LEDs. They may be single or bicolor, depending on the supported model.

#### 4.4.1 Power LED

The green power LED is active when system DC power is on. The power LED is controlled by the BIOS. The power LED reflects a combination of the state of system (DC) power and the system ACPI state. The following table shows the states that can be assumed.

**Table 12. Power LED Indicator States** 

| State     | ACPI | Power LED   |
|-----------|------|-------------|
| Power off | No   | Off         |
| Power on  | No   | Solid on    |
| S4 / S5   | Yes  | Off         |
| S1 Sleep  | Yes  | ~1 Hz blink |
| S0        | Yes  | Solid on    |

## 4.4.2 System Status LED

**Note:** The system status LED state shows the state for the current, most severe fault. For example, if there was a critical fault due to one source and a non-critical fault due to another source, the system status LED state would be solid on (the state for the critical fault).

The system status LED is a bicolor LED. Green (status) is used to show a normal operation state or a degraded operation. Amber (fault) shows the system hardware state and over-rides the green status.

The BMC-detected state and the state from other controllers, such as the SAS / SATA hot-swap controller state, is included in the LED state. For fault states that are monitored by BMC sensors, the contribution to the LED state follows the associated sensor state, with the priority going to the most critical state that is currently asserted.

When the server is powered down (transitions to the DC-off state or S5), the BMC is still on standby power and retains the sensor and front panel status LED state established prior to the power-down event.

The following table maps the system state to the LED state.

**Table 13. System Status LED Indicator States** 

| Color | State       | System Status | Description                                                                                                                                                                                                                                       |
|-------|-------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Green | Solid on    | Ok            | System ready                                                                                                                                                                                                                                      |
| Green | ~1 Hz blink | Degraded      | System degraded:                                                                                                                                                                                                                                  |
|       |             |               | BIOS detected                                                                                                                                                                                                                                     |
|       |             |               | 1. Unable to use all of the installed memory (more than one DIMM installed).1                                                                                                                                                                     |
|       |             |               | 2. Correctable errors over a threshold of 10 and migrating to a spare DIMM (memory sparing). This indicates that the user no longer has spared DIMMs indicating a redundancy lost condition. Corresponding DIMM LED should light up. <sup>1</sup> |
|       |             |               | 3. In mirrored configuration, when memory mirroring takes place and system loses memory redundancy. This is not covered by (2). 1                                                                                                                 |
|       |             |               | 4. PCI Express* correctable link errors.                                                                                                                                                                                                          |
|       |             |               | BMC detected                                                                                                                                                                                                                                      |
|       |             |               | Redundancy loss such as power-supply or fan. Applies only if<br>the associated platform sub-system has redundancy capabilities.                                                                                                                   |
|       |             |               | 2. CPU disabled – if there are 2 CPUs and 1 CPU is disabled                                                                                                                                                                                       |
|       |             |               | Fan alarm – Fan failure. Number of operational fans should be more than minimum number needed to cool the system                                                                                                                                  |
|       |             |               | 4. Non-critical threshold crossed – Temperature, voltage, power nozzle, power gauge, and PROCHOT <sup>2</sup> (Therm Ctrl) sensors.                                                                                                               |
|       |             |               | 5. Battery failure                                                                                                                                                                                                                                |
|       |             |               | 6. Predictive failure when the system has redundant power supplies                                                                                                                                                                                |
| Amber | ~1 Hz blink | Non-Fatal     | Non-fatal alarm – system is likely to fail:                                                                                                                                                                                                       |
|       |             |               | BIOS Detected                                                                                                                                                                                                                                     |
|       |             |               | In non-sparing and non-mirroring mode if the threshold of ten correctable errors is crossed within the window <sup>1</sup>                                                                                                                        |
|       |             |               | 2. PCI Express* uncorrectable link errors.                                                                                                                                                                                                        |
|       |             |               | BMC Detected                                                                                                                                                                                                                                      |
|       |             |               | 3. Critical threshold crossed – Voltage, temperature, power nozzle, power gauge, and PROCHOT (Therm Ctrl) sensors.                                                                                                                                |
|       |             |               | 4. VRD Hot asserted                                                                                                                                                                                                                               |
|       |             |               | 5. Minimum number of fans to cool the system not present or failed                                                                                                                                                                                |
| Amber | Solid on    | Fatal         | Fatal alarm – system has failed or shutdown:                                                                                                                                                                                                      |
|       |             |               | BIOS Detected                                                                                                                                                                                                                                     |
|       |             |               | 1. DIMM failure when there is one DIMM present, no good memory present <sup>1</sup>                                                                                                                                                               |
|       |             |               | 2. Run-time memory uncorrectable error in non-redundant mode <sup>1</sup>                                                                                                                                                                         |
|       |             |               | CPU configuration error (for instance, processor stepping mismatch).                                                                                                                                                                              |
|       |             |               | BMC Detected                                                                                                                                                                                                                                      |
|       |             |               | CPU IERR signal asserted                                                                                                                                                                                                                          |
|       |             |               | 2. CPU 1 is missing                                                                                                                                                                                                                               |
|       |             |               | 3. CPU THERMTRIP                                                                                                                                                                                                                                  |
|       |             |               | 4. No power good – power fault                                                                                                                                                                                                                    |
|       |             |               | Power Unit Redundancy sensor – Insufficient resources offset (indicates not enough power supplies present)                                                                                                                                        |
| Off   | N/A         | Not ready     | AC power off                                                                                                                                                                                                                                      |

**Note 1**: BIOS detects these conditions and sends a *Set Fault Indication* command to the BMC to provide the contribution to the system status LED.

**Note 2**: Support for upper non-critical is not provided in default SDR configuration. However if a user does enable this threshold in the SDR, then the system status LED should behave as described.

#### 4.4.3 Chassis ID LED

The chassis ID LED provides a visual indication of a system being serviced. The state of the chassis ID LED is affected by three things:

- It is toggled by the chassis ID button
- It can be controlled by the Chassis Identify command (IPMI)
- It can be controlled by the Chassis Identify LED command (OEM)

**Table 14. Chassis ID LED Indicator States** 

| State                       | LED State   |
|-----------------------------|-------------|
| Identify active via button  | Solid on    |
| Identify active via command | ~1 Hz blink |
| Off                         | Off         |

There is no precedence or lock-out mechanism for the control sources. When a new request arrives, all previous requests are terminated. For example, if the chassis ID LED is blinking and the chassis ID button is pressed, then the chassis ID LED changes to solid on. If the button is pressed again, with no intervening commands, the chassis ID LED turns off.

# 4.4.4 Front Panel / Chassis Inputs

The BMC monitors the front panel switches and other chassis signals. The front panel input buttons are momentary contact switches that are de-bounced by the BMC processor firmware. The de-bounce time is 50 ms; the signal must be in a constant low state for 50 ms before it is treated as asserted.

#### 4.4.4.1 Chassis Intrusion

Some systems support chassis intrusion detection. On systems that support chassis intrusion detection, the BMC monitors the state of the *Chassis Intrusion* signal and makes the status of the signal available via the *Get Chassis Status* command and the *Physical Security* sensor state. If enabled, a chassis intrusion state change causes the BMC to generate a *Physical Security* sensor event message with a *General Chassis Intrusion* offset (00h).

The BMC boosts all fans when the chassis intrusion signal is active. This provides sufficient cooling when a technician has the cover removed while servicing the system. Fans return to their previous level when the chassis intrusion signal is no longer active.

## 4.4.4.2 Reset Button

An assertion of the *Front Panel Reset* signal to the BMC causes the system to start the reset and reboot process, as long as the BMC has not locked-out this input. This assertion is immediate and without the cooperation of any software or operating system running on the system.

#### 4.4.4.3 Diagnostic Interrupt (Front Panel NMI)

As stated in the IPMI 2.0 Specification, "a diagnostic interrupt is a non-maskable interrupt or signal for generating diagnostic traces and 'core dumps' from the operating system." For Intel® server boards this is an NMI.

The diagnostic interrupt button is connected to the BMC through the front panel connector. A diagnostic interrupt button press causes the BMC to do the following:

Revision 2.01 61

- Generate a Critical Event sensor event message with a Front Panel NMI / Diagnostic interrupt offset (00h), if enabled.
- Set the OEM 1 (40h) bit in the message flags. The message flags can be read with the *Get Message Flags* command and cleared with the *Clear Message Flags* command.
- Set bit 0 in NMI source 1. This information can be retrieved with the Get NMI Source command.
- Generate a system NMI pulse.

Once an NMI has been generated by the BMC, the BMC will not generate another until the system has been reset or powered down.

The BMC automatically clears the OEM 1 message flag and NMI sources whenever it detects a system reset, or is itself reset. The diagnostic interrupt button is not disabled or otherwise affected when the system is in secure mode, although the Set Secure Mode Options command can be used to block the use of this button.

#### 4.4.4.4 Chassis Identify

The front panel chassis identify button toggles the state of the chassis ID LED. If the LED is off, then pushing the ID button lights the LED. It remains lit until the button is pushed again or until a *Chassis Identify* or a *Chassis Identify* LED command is received to change the state of the LED.

## 4.4.5 Secure Mode and Front Panel Lock-out Operation

The secure mode feature allows the front panel buttons to be protected against unauthorized use or access. Secure mode is enabled and controlled via the *Set Secure Mode Options* command.

When secure mode is enabled and active and a protected front panel button is pressed, a Secure Mode Violation event is generated – specifically asserting the *Secure Mode Violation Attempt* offset (00h) of the BMC's *Security Violation Attempt* sensor. The secure mode state is cleared by the following things:

- Whenever AC power or system power is applied
- When a system reset occurs
- · When a BMC reset occurs

The secure mode state includes the bits that specify which actions are to be taken when secure mode is active, and the *Force Secure Mode On* bit.

The Set Secure Mode Options command allows specific front panel buttons to be protected regardless of the secure mode state. This protection includes blocking the buttons and generating secure mode violation events if one of the buttons is pressed when in the secure mode state. See the command definition for details. Support is available only for protecting the front panel power and reset buttons as a unit; these buttons cannot be individually locked.

The set of buttons that is protected when Secure Mode is active varies, depending on the system ACPI power state.

ACPI **Power Button** Diagnostic Interrupt Button **ID Button Reset Button** (Front Panel NMI) State Protected S0 Protected Unprotected Unprotected S1 Unprotected Unprotected Unprotected Unprotected S4 / S5 Unprotected Unprotected Unprotected Unprotected

Table 15. Secure Mode vs. ACPI State

### 4.5 Platform Control

This server board has embedded platform control which is capable of automatically adjusting system performance and system acoustic levels.



#### 4.5.1 Overview

The platform components used to implement platform control include:

- Baseboard Management Controller functions of the ESB2-E
- LM94 Sensor Monitoring Chip
- Platform Sensors
- Variable Speed System Fans
- System BIOS
- BMC Firmware
- Sensor Data Records as loaded by the FRUSDR Utility
- FBDIMM type
- Processor type

Platform control optimizes system performance and acoustics levels through:

- Performance Management
- Performance Throttling
- Thermal Monitoring
- Fan Speed Control
- Acoustics Management

Memory throttling is a feature of the Intel<sup>®</sup> 5400 Chipset to prevent FBDIMM memory from overheating. If the performance of the installed FBDIMMs approaches their supported thermal limit for a given platform, system BIOS will initiate memory throttling which manages memory performance by limiting bandwidth to the DIMMs, therefore capping the power consumption and preventing the DIMMs from overheating. Two different memory throttling mechanisms are supported on this server board: Closed Loop Thermal Throttling (CLTT), and Open Loop

Throughput Throttling (OLTT). The system BIOS determines which mechanism to implement based on the following flow chart.





The following sections describe the functionality of each platform control mechanism.

# 4.5.2 FBDIMM Closed Loop Thermal Throttling (CLTT)

Closed Loop Memory throttling is a feature of the Intel chipset to prevent FBDIMM memory from overheating. This is a temperature based throttling feature. If the temperature of the installed FBDIMMs approaches their thermal limit, system BIOS will initiate memory throttling which manages memory performance by limiting bandwidth to the DIMMs, therefore capping the power consumption and preventing the DIMMs from overheating. By default, BIOS will configure the system to support CLTT if it detects that there are functional AMB thermal sensors present on all installed DIMMs. In CLTT mode, the system fans run slower to meet the acoustic limits for the given platform but will also allow the fans to ramp up as needed to maintain the parts within temperature specifications under high stress levels.

In a similar way to OLTT, system BIOS utilizes a Memory Reference Code (MRC) throttling algorithm to maximize memory bandwidth for a given configuration. The MRC code relies on Serial Presence Detect (SPD) data read from the installed DIMMs. Closed Loop Throttling is autonomous and internal to the MCH hardware and the throttling algorithm always throttles the minimum amount required to prevent the part from overheating.

**NOTE**: CLTT is the Intel preferred platform control mechanism as it provides the best memory bandwidth performance while providing the lowest system fan acoustics. CLTT is supported by default when FBDIMMs are installed with functional AMB thermal sensors.

# 4.5.3 FBDIMM Open Loop Throughput Throttling (OLTT)

Open Loop Throughput Throttling (OLTT) is based on a hardware bandwidth count and works by preventing the bandwidth from exceeding the throttling settings programmed into the MCH registers. System BIOS will

automatically select OLTT as the memory throttling mechanism if it detects that one or more installed DIMMs does not have a functional AMB thermal sensor. Once system BIOS enables OLTT, it utilizes a Memory Reference Code (MRC) throttling algorithm to maximize memory bandwidth for a given configuration. The MRC code relies on Serial Presence Detect (SPD) data read from the installed DIMMs as well as system level data as set through the FRUSDR Utility.

## 4.5.4 Fan Speed Control

System fan speed is controlled by the Baseboard Management Controller (BMC) functions of the ESB2-E chip. During normal system operation, the BMC will retrieve information from BIOS and monitor several platform thermal sensors to determine the required fan speeds.

In order to provide the proper fan speed control for a given system configuration, the BMC must have the appropriate platform data programmed. Platform configuration data is programmed using the FRUSDR Utility during the system integration process and by the system BIOS during run time.

### 4.5.4.1 System Configuration Using the FRUSDR Utility

The Field Replaceable Unit & Sensor Data Record Update Utility (FRUSDR utility) is a program used to write platform specific configuration data to NVRAM on the server board. It allows the User to select which supported chassis (Intel or Non-Intel) and platform chassis configuration is being used. Based on the input provided, the FRUSDR writes sensor data specific to the configuration to NVRAM for the BMC controller to read each time the system is powered on.

#### 4.5.4.2 Fan Speed Control from BMC and BIOS Inputs

Using the data programmed to NVRAM by the FRUSDR utility, the BMC is configured to monitor and control the appropriate platform sensors and system fans each time the system is powered on. After power-on, the BMC uses additional data provided to it by System BIOS to determine how the system fans should be controlled.

The BIOS provides data to the BMC telling it which fan profile the platform is setup for, Acoustics Mode (CLTT Default) or Performance Mode (OLTT Default), and which Altitude Setting the platform is configured to support. Only the Altitude setting is a configurable option in BIOS setup. The BIOS also uses parameters retrieved from the thermal sensor data records (SDR) to configure the system for memory throttling and fan speed control. If the BIOS fails to get the thermal SDRs, then it will use the Memory Reference Code (MRC) default settings for the memory throttling settings. Each operating mode has a predefined profile for which specific platform targets are configured, which in turn determines how the system fans operate to meet those targets. Platform profile targets are determined by which type of platform is selected when running the FRUSDR utility.

# 4.6 Standard Fan Management

The BMC controls and monitors the system fans. For each fan, there is a fan speed sensor that provides for fan failure detection. Some systems also provide fan presence detection in which the BMC maps into per-fan presence sensors.

It is possible for the BMC to control the speed of some fans. Controllable fans are divided into fan domains in which there is a separate fan speed control for each domain and a separate fan control policy configurable for each domain. Two or more fans tied to a common fan domain cannot be controlled independently. For the Intel® Server Board S5400SF, there are four fan domains which control four system fan connectors and two CPU fan connectors. The following table identifies the association of the on-board fan connectors to a specific fan domain.

Fan Connector **Fan Domain Name** Fan Domain Controller 87427 SIO Controller FAN IO PWM System Fan 1 (J3K2) FAN IO PWM System Fan 2 (J3K3) 87427 SIO Controller System Fan 3 (J1B3) FAN MEM PWM 87427 SIO Controller System Fan 4 (J1C1) 87427 SIO Controller FAN MEM PWM CPU 1 Fan (J9K1) FAN PWM CPU1 LM94 CPU 2 Fan (J4K1) FAN PWM CPU2 LM94 FAN Board Connector FAN IO PWM: 87427 SIO Controller FAN\_PWM\_CPU1; I M94 FAN PWM CPU2

Table 16. Fan Domain Identification Table

A fan domain can have a set of temperature and fan sensors associated with it. These are used to determine the current fan domain state. A fan domain has three states: sleep, nominal, and boost. The sleep and boost states have fixed but configurable (via OEM SDRs) fan speeds associated with them. The nominal state has a variable speed determined by the fan domain policy. An OEM SDR record is used to configure the fan domain policy.

Fan domain state is controlled by several factors (states in order of precedence, high to low):

#### **Boost**

- Associated fan in a critical or non-recoverable state (non-redundant fan configuration).
- Fan domain is in an insufficient resources redundancy state (redundant fan configuration).
- Any temperature sensor in a critical or non-recoverable state, with the exception of Processor Thermal Control Monitoring sensor (ProcHot) or VRD Over-Temperature (VRDHot) sensors.

#### Sleep

• No boost conditions, system in ACPI S1 sleep state, and BMC configured to transition fan domains to sleep state via the Set ACPI Configuration Mode command.

#### Nominal

• It is possible to configure a fan domain's nominal fan speed to be either static (fixed value) or controlled by the state of one or more associated temperature sensors. OEM SDR records are used to configure which temperature sensors are associated with which fan control domains as well as the relationship (algorithm) between the temperature and fan speed control (PWM) value. Multiple OEM SDRs may reference / control the same fan control domain and multiple OEM SDRs may reference the same temperature sensors. The PWM value for the given domain is computed using one or more instances of a stepwise linear algorithm and a clamp algorithm. The transition from one computed Nominal fan speed (PWM value) to a new one is ramped over time to minimize audible transitions. The ramp rate is configurable via the OEM SDR.

Refer to the Intel® 5400 Series Chipset-Based Server Board Baseboard Management Controller Core External Product Specification for more fan management detail.

# 4.7 Private Management I2C Buses

The BMC controls multiple private  $I^2C$  buses. The BMC is the sole master on these buses. External agents must use the BMC's *Master Write / Read I^2C* command if they require direct communication with a device on any of these buses. In general, only FRU devices are accessible in this manner. Sensor devices should not be directly accessed by BMC clients.

Revision 2.01

67

<sup>&</sup>lt;sup>1</sup> – See pin-out definition in Chapter 6

# 4.8 BMC Messaging Interfaces

This section provides a high level overview of some of the supported BMC communication interfaces which include the following:

- Host SMS Interface via low pin count (LPC) / keyboard controller style (KCS) interface
- Host SMM Interface via low pin count (LPC) / keyboard controller style (KCS) interface
- Intelligent platform management bus (IPMB) I<sup>2</sup>C interface
- PCI SMBus
- Emergency management port (EMP) using the IPMI over Serial / Modem protocols for serial remote access.
- LAN interface using the IPMI-over-LAN protocols

Refer to the Intel® 5400 Series Server Board Baseboard Management Controller Core External Product Specification for more information.

#### 4.8.1 LPC / KCS Interface

The BMC has three 8042 keyboard controller style (KCS) interface ports as described in the IPMI 2.0 specification. These interfaces are mapped into the host I/O space and accessed via the chipset low pin count (LPC) bus.

# 4.8.2 Server Management Software (SMS) Interface

The SMS interface is the BMC host interface. The BMC implements the SMS KCS interface as described in the IPMI 2.0 specification.

#### 4.8.3 SMM Interface

The SMM interface is a KCS interface that is used by the BIOS when interface response time is a concern, such as with the BIOS SMI handler. The BMC gives this interface priority over other communication interfaces.

#### 4.8.4 IPMB Communication Interface

The IPMB is a communication protocol that utilizes the 100 KB/s version of an I<sup>2</sup>C bus as its physical medium. For more information on I<sup>2</sup>C specifications, see *The I2C Bus and How to Use It*. The IPMB implementation in the BMC is compliant with the *IPMB v1.0*, *revision 1.0*.

# 4.8.5 Emergency Management Port (EMP) Interface

The emergency management port (EMP) interface is the Intel implementation of the IPMI 2.0 IPMI over Serial / Modem feature. The primary goal of providing an out-of-band RS232 connection is to give system administrators the ability to access low-level server management firmware functions by using commonly available tools. To make it easy to use and to provide high-compatibility with LAN and IPMB protocols, this protocol design adopts some features of both protocols.

#### 4.8.6 LAN Interface

The BMC implements both the IPMI 1.5 and IPMI 2.0 messaging models. These provide out-of-band local area network (LAN) communication between the BMC and the external world.

The BMC supports a maximum of three LAN interfaces:

- Two of the LAN interfaces utilize the embedded ESB2-E NICs (one channel per embedded NIC).
- One LAN interfaces utilizes an optional external NIC known as the Intel<sup>®</sup> RMM2 NIC. Use of this NIC requires the installation of the optional Intel<sup>®</sup> Remote Management Module-2 add-in card.

See the IPMI 2.0 Specification for details on the IPMI-over-LAN protocol.

Run-time determination of LAN channel capabilities can be determined both by standard IPMI defined mechanisms and by an OEM configuration parameter that defines advanced feature support.

# 4.9 Event Filtering and Alerting

The BMC implements most of the IPMI 2.0 alerting features. The following features are supported:

- PEF
- Alert over LAN

## 4.9.1 Platform Event Filtering

The BMC monitors system health and logs failure events into the SEL. Platform event filtering provides a configurable mechanism to allow events to trigger alert actions. PEF provides a flexible, general mechanism that enables the BMC to perform selectable actions triggered by a configurable set of system events. The BMC supports the following PEF actions:

- Power off
- Power cycle
- Reset
- Diagnostic interrupt
- OEM action
- Alerts

See the IPMI 2.0 Specification for additional details of PEF operation.

#### 4.9.2 Alert-over-I AN

Platform event trap (PET) alerts, standard and advanced, are supported over a LAN. Alert-over-LAN is used to notify remote system management application about PEF-selected events, regardless of the state of the server's operating system. LAN alerts can be sent over any of the LAN channels supported by a system, modulo the specific channel capabilities. The BMC implements three OEM PEF parameters associated with platform event trap alerts over the LAN.

- PET OEM String (parameter 96)
   This string, if defined, is included as part of the PET packet OEM data field.
- Infinite Retry Alert Behavior (parameter 97)
  A byte value where if equal to 1, indicates that alert-over-LAN should retry alerts until they succeed.
- UTC Offset (parameter 98)
   This parameter provides a value for the UTC offset field in the PET packet.

The alert-over-LAN resource size is LAN Alert Destination Count = 4. See the IPMI 2.0 Specification for additional details on PET alerts.

## 4.9.3 Factory Default Event Filters

A maximum of 20 PEF table entries are supported. Table 17 describes the 12, factory-pre-configured event filters. The remaining 8 entries are software configurable. Each PEF entry contains 22 bytes of data for a maximum table size of 440 bytes.

Revision 2.01

69

Intel order number: D92944-006

**Table 17. Factory Default Event Filters** 

| Event Filter<br>Number | Offset Mask                                | Events                                                |
|------------------------|--------------------------------------------|-------------------------------------------------------|
| 1                      | Non-critical, critical and non-recoverable | Temperature sensor out of range                       |
| 2                      | Non-critical, critical and non-recoverable | Voltage sensor out of range                           |
| 3                      | Non-critical, critical and non-recoverable | Fan failure                                           |
| 4                      | General chassis intrusion                  | Chassis intrusion (security violation)                |
| 5                      | Failure and predictive failure             | Power supply failure                                  |
| 6                      | Uncorrectable ECC                          | BIOS                                                  |
| 7                      | POST error                                 | BIOS: POST code error                                 |
| 8                      | FRB1, FRB2, and FRB3                       | Not supported                                         |
| 9                      | -                                          | Reserved (no source for fatal NMI)                    |
| 10                     | Power down, power cycle, and reset         | Watchdog timer                                        |
| 11                     | OEM system boot event                      | System restart (reboot)                               |
| 12                     | -                                          | Reserved (not preconfigured; reserved for future use) |

#### 4.9.4 Alert Policies

Associated with each PEF entry is an alert policy that determines whether the alert is a dial page or a PPP alert, and over which IPMI channel the alert is to be sent. There is a maximum of 20 alert policy entries. There are no pre-configured entries in the alert policy table because the destination types and alerts may vary by user. Each entry in the alert policy table contains 4 bytes for a maximum table size of 80 bytes.

# 4.10 Watchdog Timer

The BMC implements a fully IPMI 2.0-compatible watchdog timer. See the IPMI specifications for details. The NMI / diagnostic interrupt specified for an IPMI 2.0 watchdog timer is associated with an NMI on IA-32 systems. A watchdog pre-timeout SMI (or equivalent signal assertion) is not supported.

# 4.11 System Event Log (SEL)

The BMC implements the logical system event log as specified in the *Intelligent Platform Management Interface Specification, Version 2.0.* The SEL is accessible via all communication transports. This way, out-of-band interfaces can access SEL information while the server is down.

The BMC allocates 65,536 bytes (64 KB) of non-volatile storage space for storing system events. Each system log record is padded with an extra four-byte timestamp that indicates when the record is deleted, making each SEL record 20 bytes in size. There can be up to 3,276 SEL records stored at a time. An attempt to add a SEL record after 3,276 records are stored results in a failure, and the out-of-space completion code is returned.

# 4.12 Sensor Data Record (SDR) Repository

The BMC implements the logical sensor data record (SDR) repository as specified in the *Intelligent Platform Management Interface Specification, Version 2.0* The SDR repository is accessible via all communication transports. This way, out-of-band interfaces can access SDR repository information while the system is down.

The BMC allocates 65,536 bytes (64 KB) of non-volatile storage space for the SDR.

# 4.13 Field Replaceable Unit (FRU) Inventory Device

The BMC implements the interface for logical FRU inventory devices as specified in the *Intelligent Platform Management Interface Specification, Version 2.0.* This functionality provides commands used for accessing and managing the FRU inventory information. These commands can be delivered via all interfaces.

The BMC provides FRU device command access to its own FRU device, and to the FRU devices throughout the server. The FRU device ID mapping for a specific server board is defined in the appendix. The BMC controls the mapping of the FRU device ID to the physical device. In accordance with the IPMI specification, FRU device 0 is always located on the server board.

# 4.14 Non-maskable Interrupt (NMI)

On IA-32 systems, the BMC has specific monitoring and signal generation functionality in regards to the NMI signal. When a diagnostic interrupt (also referred to as front panel diagnostic interrupt or NMI / diagnostic interrupt) is generated by the BMC, the actual signal that is pulsed is the NMI signal. A front panel diagnostic interrupt sensor is used to log SEL events for assertion of the diagnostic interrupt.

### 4.15 General Sensor Behavior

#### 4.15.1 Sensor Initialization

As part of the BMC initialization upon application of standby power or BMC reset, the BMC enables a subset of its sensors. This is done prior to loading any SDRs. This allows some amount of sensor functionality even if there are no SDRs present. Subsequent loading of SDRs may change the configuration of these sensors.

The sensors that are enabled independently of an SDR load include:

Processor status sensors

#### 4.15.2 Sensor Rearm

All sensors (manual and auto-rearm) that show an asserted event status generate a de-assertion SEL event when the sensor is rearmed, provided that the associated SDR is configured to enable a de-assertion event for that condition. This applies regardless of whether the sensor is rearmed by an IPMI command, the BMC Initialization Agent, or due to sensor-specific rearm trigger events (for instance, insertion of a hot-swap fan should re-arm an associated manual re-arm fan tach sensor). This behavior applies regardless of whether the sensor is a threshold/analog sensor or a discrete sensor.

If the condition that caused the original assertion is no longer present at the time the rearm occurs, then the entire sequence is as follows:

- 1. Failure condition occurs and BMC logs an assertion event.
- 2. Sensor is rearmed
- 3. BMC clears sensor status and generates a de-assertion event.
- 4. Sensor is put into "Init in progress" state until sensor is polled again or otherwise updated.
- 5. Sensor is polled and the "Init in progress" state is cleared.

Revision 2.01 71

Intel order number: D92944-006

If the condition that caused the original assertion is present at the time the rearm occurs, then the entire sequence is as follows:

- 1. Failure condition occurs and BMC logs an assertion event.
- 2. Sensor is rearmed
- 3. BMC clears sensor status and generates a de-assertion event.
- 4. Sensor is put into "Init in progress" state until sensor is polled again or otherwise updated.
- 5. Sensor is polled, the failure detected, and the BMC logs an assertion event.

All auto-rearm sensors that show an asserted event status generate a de-assertion SEL event at the time the BMC detects that the condition causing the original assertion is no longer present AND the associated SDR is configured to enable a de-assertion event for that condition.

#### 4.16 Processor Sensors

The BMC provides IPMI sensors for processors and associated components, such as voltage regulators and fans. Most of these sensors are implemented on a per-processor basis.

| Sensor Type                               | Per-Proc<br>Socket | Description                                                                                         |  |  |
|-------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------|--|--|
| Processor Status                          | Yes                | Processor presence and fault state                                                                  |  |  |
| Processor Temperature                     | Yes                | Temperature from processor itself                                                                   |  |  |
| Processor VRD Over-temperature Indication | Yes                | Discrete sensor that indicates a processor VRD has crossed an upper operating temperature threshold |  |  |
| Processor Voltage                         | Yes                | Threshold sensor for voltage from processor voltage regulator                                       |  |  |
| Processor Voltage Limit Fault             | Yes                | Discrete sensor that indicates a processor voltage is out of range                                  |  |  |
| Processor Fan Speed                       | Yes                | Speed of processor fan-sink (not always present)                                                    |  |  |
| Processor Thermal Control (ProcHot)       | Yes                | Percentage of time a processor is throttling due to thermal conditions                              |  |  |
| CPU Population Error                      | No                 | Improper socket population. This means slot 1 is empty.                                             |  |  |

**Table 18. Processor Sensors** 

### 4.16.1 Processor Status Sensors

The BMC provides an IPMI sensor of type 'processor' for monitoring status information for each processor slot. With the exception of the processor presence offset, if an event state (sensor offset) has been asserted, it will remain asserted until one of the following occurrences:

- A Rearm Sensor Events command is executed for that processor status sensor.
- A *Processor Retest* command is executed. The BIOS will send this command to the BMC as a result of a user choosing the *Processor Retest* option from the BIOS setup screen.
- AC power cycle occurs. This will only clear persistent bits of the sensor if the processor is not present.

Intel order number: D92944-006

DC power-on and system resets do not re-arm processor status sensors.

**Table 19. Requirements for Processor Status** 

| Offset | Processor Status                                                       | Detected By       | Persistent |
|--------|------------------------------------------------------------------------|-------------------|------------|
| 0      | IERR                                                                   | BMC               | _          |
| 1      | Thermal trip                                                           | BMC               | Х          |
| 2      | FRB1 / BIST failure                                                    | Not supported     | -          |
| 3      | FRB2 / Hang in POST failure                                            | BIOS <sup>1</sup> | _          |
| 4      | FRB3 / Processor startup / initialization failure (CPU fails to start) | Not supported     | -          |
| 5      | Configuration error (for instance, stepping mismatch)                  | BIOS              | _          |
| 6      | SM BIOS uncorrectable CPU-complex error                                | Not supported     | _          |
| 7      | Processor presence detected                                            | ВМС               | _          |
| 8      | Processor disabled                                                     | N/A               | _          |
| 9      | Terminator presence detected                                           | Not supported     | _          |

Note 1: Fault is not reflected in the processor status sensor

# 4.16.2 Processor VRD Over-Temperature Sensor

This sensor monitors a signal that indicates whether or not a processor VRD is running over the temperature threshold. The state of this signal is not an input into the system fan control sub-system, however it is an input into the LM94\* device, which will in turn assert the associated ProcHot signal and effectively lower the VRD temperature. This relationship is 1:1; if VRD-hot is asserted, then ProcHot will assert.

# 4.16.3 ThermalTrip Monitoring

The BMC is responsible for persistently retaining ThermalTrip history for each processor. This history tracks whether the processor has had a ThermalTrip since the last processor sensor re-arm or retest.

When a ThermalTrip occurs, the system hardware will automatically attempt to power down the server. Before the system is allowed to power down, the BMC will poll the ThermalTrip status for each processor, at which point the power down sequence continues. If the BMC detects that a ThermalTrip occurred, then it will set the ThermalTrip offset for the applicable processor status sensor. As this bit is persistent across AC cycles, BMC will log thermal trip events every AC cycle until processor is manually rearmed.

## 4.16.4 IERR Monitoring

The BMC monitors the IERR signal from each processor and maps this to the IERR offset of the associated processor status sensor.

# 4.16.5 Dynamic Processor Voltage Monitoring

Processors used on Intel® server boards and systems that use the Intel® 5400 Chipset support dynamic operating states in which the processor VIDs can change under program control or due to operating conditions. It is not feasible for the BMC to dynamically alter voltage thresholds for direct monitoring of the processor voltages. However, the LM94 device supports dynamic monitoring. The BMC reads a status register from the LM94 that indicates if the processor voltage is within acceptable limits. This status is reflected in the *Processor Voltage Limit Fault* sensors (one per processor).

The BMC provides threshold type sensors for reading the processor voltages. SEL logging and other fault notification is handled by the *Processor Voltage Limit Fault* sensors rather than the threshold sensors.

Revision 2.01

73

# 4.16.6 Processor Temperature Monitoring

Processors used on Intel<sup>®</sup> server boards and systems that use the Intel<sup>®</sup> 5400 Chipset are multi-core and have one physical temperature sensor per core. The type of physical temperature sensor provided is processor specific digital Thermal Sensor.

# 4.16.7 Processor Thermal Control Monitoring (ProcHot)

The BMC monitors processor thermal control monitoring for each processor. This functionality is provided by an LM94 device which provides a reading of the percentage of time that the processor *ProcHot* signal is asserted over a given measurement window (set to 5.8 seconds).

BMC implements this as a threshold sensor (IPMI sensor type = 'processor', sensor name is "Therm Ctrl %") on a per-processor basis. This sensor supports one threshold, the upper-critical, and it is set for 50% by default in the SDRs.

# 4.16.8 CPU Population Error Sensor

The only processor population check that the BMC does is to verify that a processor is installed in socket 1. The hardware does not allow the server to power up if not processor is in this socket.

At BMC initialization, the CPU Population Error sensor is first set to a de-asserted state. The BMC then checks for CPU population errors and sets the new value accordingly. If an error is detected and the SDR is so configured, a SEL event will be logged. The BMC checks for this fault condition and updates the sensor state at each attempt to DC power-on the system. At each DC power-on attempt, a beep code is generated if this fault is detected.

This sensor is an auto-re-arm sensor but is not re-armed at system DC power-on or for system resets. The correct way to clear this sensor state is to correct the problem by

- 1. AC powering down the server
- Installing a processor into slot 1
- 3. AC powering on the server

74

# 4.17 Intel Remote Management Module-2 Support

The server board includes a high density 120-pin Intel® RMM2 connector at location J1C2 providing support for the Intel® Remote Management Module-2 (Intel® RMM2) server management card. This is a second generation server management option that provides keyboard, video, mouse (KVM) redirection capability and other advanced server management functionality. In support of the Intel® RMM2 card, the server board also includes a "Intel® RMM2 NIC" connector at location J1B2, providing the Intel® RMM2 card with a dedicated management network interface with IPMI-Over-LAN and Serial-Over-LAN support.

Refer to the Intel® Remote Management Module-2 Technical Product Specification (TPS) for more information.

Intel order number: D92944-006

# 5. System BIOS

The BIOS is implemented as firmware that resides in a 4MB Intel<sup>®</sup> 28F320C3B flash ROM part. It provides hardware-specific initialization algorithms and standard PC-compatible basic input / output (I/O) services, and standard Intel<sup>®</sup> Server Board features. The Flash ROM also contains firmware for the on-board Ethernet and Video devices. These images are supplied by the device manufacturers and are not specified in this document.

The BIOS implementation is based on the Intel<sup>®</sup> Platform Innovation Framework for EFI architecture and is compliant with all Intel Platform Innovation Framework for EFI architecture specifications specified in the *Extensible Firmware Interface Reference Specification*, Version 1.1.



# 5.1 BIOS Identification String

The BIOS Identification string is used to uniquely identify the revision of the BIOS being used on the server. The string is formatted as follows:

S5400.86B.01.00.0003.051220071200

Where:

S5400 = Board Family ID 86B = Intel OEMID 01 = Major Revision Number 00 = Minor Revision Number 0003 = Build ID 05122007 = Build date using MMDDYY format 1200 = Build time using HHMM format

The Board ID is available in the SMBIOS type 2 structure in which the phase of the BIOS can be determined by the release notes associated with the image. The board ID is also available in BIOS Setup. The BIOS ID is available in setup and in the SMBIOS type 0 structure.

# 5.2 BIOS User Interface

# 5.2.1 Logo / Diagnostic Screen

The Logo / Diagnostic Screen may be in one of two forms. If Quiet Boot is enabled in BIOS Setup, a logo splash screen is displayed. By default Quiet Boot is enabled in BIOS Setup. If the logo is displayed during POST, pressing <Esc> will hide the logo and display the diagnostic screen.

If no logo is present in the flash ROM, or if Quiet Boot is disabled in the system configuration, the summary and diagnostic screen is displayed.

The diagnostic screen consists of the following information

- BIOS ID
- Platform name
- Total memory detected (Total size of all installed FBDIMMs)
- Processor information (Intel branded string, speed, and number of physical processors identified)
- · Flash bank being booted from
- Types of keyboards detected if plugged in (PS/2\* and/or USB)
- Types of mouse devices detected if plugged in (PS/2\* and/or USB)

# 5.2.2 BIOS Setup Utility

The BIOS Setup utility is a text-based utility that allows the user to configure the system and view current settings and environment information for the platform devices. The Setup utility controls the platform's built-in devices, the boot manager, and error manager.

The BIOS Setup interface consists of a number of pages or screens. Each page contains information or links to other pages. The advanced tab in Setup displays a list of general categories as links. These links lead to pages containing a specific category's configuration.

The following sections describe the look and behavior for platform Setup.

#### **5.2.2.1 Operation**

BIOS Setup has the following features:

- Localization. BIOS Setup uses the Unicode standard and is capable of displaying Setup forms in all languages currently included in the Unicode standard. The Intel® server board BIOS will only be available in English.
- BIOS Setup is functional via console redirection over various terminal emulation standards. This may limit some functionality for compatibility, e.g., usage of colors or some keys or key sequences or support of pointing devices.

# 5.2.2.2 Setup Page Layout

The setup page layout is sectioned into functional areas. Each occupies a specific area of the screen and has dedicated functionality. The following table lists and describes each functional area.

**Table 20. BIOS Setup Page Layout** 

| Functional Area         | Description                                                                                                                                                                                                                                  |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Title Bar               | The title bar is located at the top of the screen and displays the title of the form (page) the user is currently viewing. It may also display navigational information.                                                                     |
| Setup Item List         | The Setup Item List is a set of controllable and informational items. Each item in the list occupies the left column of the screen.                                                                                                          |
|                         | A Setup Item may also open a new window with more options for that functionality on the board.                                                                                                                                               |
| Item Specific Help Area | The Item Specific Help area is located on the right side of the screen and contains help text for the highlighted Setup Item. Help information may include the meaning and usage of the item, allowable values, effects of the options, etc. |
| Keyboard Command Bar    | The Keyboard Command Bar is located at the bottom right of the screen and continuously displays help for keyboard special keys and navigation keys.                                                                                          |

#### 5.2.2.3 Entering BIOS Setup

BIOS Setup is started by pressing <F2> during boot time when the OEM or Intel logo is displayed.

When Quiet Boot is disabled, there will be a message "press <F2> to enter setup" displayed on the diagnostics screen.

Serious errors will cause the system to enter setup, opening with the error manager screen.

## 5.2.2.4 Keyboard Commands

The bottom right portion of the Setup screen provides a list of commands that are used to navigate through the Setup utility. These commands are displayed at all times.

Each Setup menu page contains a number of features. Except those used for informative purposes, each feature is associated with a value field. This field contains user-selectable parameters. Depending on the security option chosen and in effect by the password, a menu feature's value may or may not be changeable. If a value is non-changeable, the feature's value field is inaccessible and displays as "grayed out."

Table 21. BIOS Setup: Keyboard Command Bar

| Key               | Option             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|-------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <enter></enter>   | Execute<br>Command | The <enter> key is used to activate sub-menus when the selected feature is a sub-menu, or to display a pick list if a selected option has a value field, or to select a sub-field for multi-valued features like time and date. If a pick list is displayed, the <enter> key will select the currently highlighted item, undo the pick list, and return the focus to the parent menu.</enter></enter>                                                                                                                                                                                                          |  |
| <esc></esc>       | Exit               | The <esc> key provides a mechanism for backing out of any field. When the <esc> key is pressed while editing any field or selecting features of a menu, the parent menu is re-entered.</esc></esc>                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|                   |                    | When the <esc> key is pressed in any sub-menu, the parent menu is re-entered. When the <esc> key is pressed in any major menu, the exit confirmation window is displayed and the user is asked whether changes can be discarded. If "No" is selected and the <enter> key is pressed, or if the <esc> key is pressed, the user is returned to where he/she was before <esc> was pressed, without affecting any existing any settings. If "Yes" is selected and the <enter> key is pressed, setup is exited and the BIOS returns to the main System Options Menu screen.</enter></esc></esc></enter></esc></esc> |  |
| <b>↑</b>          | Select Item        | The up arrow is used to select the previous value in a pick list, or the previous option in a menu item's option list. The selected item must then be activated by pressing the <enter> key.</enter>                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| <b>→</b>          | Select Item        | The down arrow is used to select the next value in a menu item's option list, or a value field's pick list. The selected item must then be activated by pressing the <enter> key.</enter>                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| $\leftrightarrow$ | Select Menu        | The left and right arrow keys are used to move between the major menu pages.  The keys have no affect if a sub-menu or pick list is displayed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| <tab></tab>       | Select Field       | The <tab> key is used to move between fields. For example, <tab> can be used to move from hours to minutes in the time item in the main menu.</tab></tab>                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| -                 | Change Value       | The minus key on the keypad is used to change the value of the current item to the previous value. This key scrolls through the values in the associated pick list without displaying the full list.                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| +                 | Change Value       | The plus key on the keypad is used to change the value of the current menu item to the next value. This key scrolls through the values in the associated pick list without displaying the full list. On 106-key Japanese keyboards, the plus key has a different scan code than the plus key on the other keyboard, but will have the same effect.                                                                                                                                                                                                                                                             |  |
| <f9></f9>         | Setup Defaults     | Pressing <f9> causes the following to appear:</f9>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|                   |                    | Load Optimized Defaults?  Yes No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                   |                    | If Yes is highlighted and <enter> is pressed, all Setup fields are set to their default values. If No is highlighted and <enter> is pressed, or if the <esc> key is pressed, the user is returned to where they were before <f9> was pressed without affecting any existing field values</f9></esc></enter></enter>                                                                                                                                                                                                                                                                                            |  |
| <f10></f10>       | Save and Exit      | Pressing <f10> causes the following message to appear:</f10>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|                   |                    | Save configuration and reset?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|                   |                    | Yes No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|                   |                    | If Yes is highlighted and <enter> is pressed, all changes are saved and Setup is exited. If No is highlighted and <enter> is pressed, or the <esc> key is pressed, the user is returned to where they were before <f10> was pressed without affecting any existing values.</f10></esc></enter></enter>                                                                                                                                                                                                                                                                                                         |  |

#### 5.2.2.5 Menu Selection Bar

The Menu Selection Bar is located at the top of the BIOS Setup Utility screen. It displays the major menu selections available to the user. By using the left and right arrow keys, the user can select the menus listed here. Some menus are hidden and become available by scrolling off the left or right of the current selections.

# 5.2.3 Server Platform Setup Utility Screens

The following sections describe the screens available for the configuration of a server platform. In these sections, tables are used to describe the contents of each screen. These tables follow the following guidelines:

- The text and values in the Setup Item, Options, and Help columns in the tables are displayed on the BIOS Setup screens.
- **Bold text** in the Options column of the tables indicates default values. These values are not displayed in bold on the setup screen. The bold text in this document is to serve as a reference point.
- The Comments column provides additional information where it may be helpful. This information does not appear in the BIOS Setup screens.
- Information in the screen shots that is enclosed in brackets (< >) indicates text that varies, depending on the option(s) installed. For example <Current Date> is replaced by the actual current date.
- Information that is enclosed in square brackets ([]) in the tables indicates areas where the user needs to type in text instead of selecting from a provided option.
- Whenever information is changed (except Date and Time) the systems requires a save and reboot to take place. Pressing <ESC> will discard the changes and boot the system according to the boot order set from the last boot.

Revision 2.01

79

Intel order number: D92944-006

#### 5.2.3.1 Main Screen

The Main screen is the screen that is first displayed when BIOS Setup is entered, unless an error has occurred. If an error has occurred, the Error Manager screen will be displayed instead.



Figure 11. Setup Utility — Main Screen Display

Table 22. Setup Utility — Main Screen Fields

| Setup Item                                         | Options                     | Help Text                                                                                 | Comments                                                                                                                                                                                    |
|----------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Logged in as                                       |                             |                                                                                           | Information only. Displays password level that setup is running in, Administrator or User. With no passwords set Administrator is the default mode.                                         |
| Platform ID                                        |                             |                                                                                           | Information only. Displays the Platform ID. (example: S5400SF)                                                                                                                              |
| System BIOS                                        |                             |                                                                                           |                                                                                                                                                                                             |
| Version                                            |                             |                                                                                           | Information only. Displays the current BIOS version.                                                                                                                                        |
|                                                    |                             |                                                                                           | xx = major version                                                                                                                                                                          |
|                                                    |                             |                                                                                           | yy = minor version                                                                                                                                                                          |
|                                                    |                             |                                                                                           | zzzz = build number                                                                                                                                                                         |
| Build Date                                         |                             |                                                                                           | Information only. Displays the current BIOS build date.                                                                                                                                     |
| Processor                                          |                             |                                                                                           |                                                                                                                                                                                             |
| <id from="" string="" the<br="">Processor&gt;</id> |                             |                                                                                           | Information only. Displays Intel processor name and the speed of the CPU. This information is retrieved from the processor.                                                                 |
| Core Frequency                                     |                             |                                                                                           | Information only. Displays the current speed of the boot processor in GHz or MHz.                                                                                                           |
| Count                                              |                             |                                                                                           | Information only. Number of physical processors detected.                                                                                                                                   |
| Memory                                             | •                           | •                                                                                         |                                                                                                                                                                                             |
| Size                                               |                             |                                                                                           | Information only. Displays the total physical memory installed in the system, in MB or GB. The term physical memory indicates the total memory discovered in the form of installed FBDIMMs. |
| Quiet Boot                                         | <b>Enabled</b> Disabled     | [Enabled] – Display the logo screen during POST.                                          |                                                                                                                                                                                             |
|                                                    |                             | [Disabled] – Display the diagnostic screen during POST.                                   |                                                                                                                                                                                             |
| POST Error Pause                                   | Enabled  Disabled           | [Enabled] – Go to the Error<br>Manager for critical POST errors.                          | The POST error pause will take the system to the error manager to review the errors when Major errors                                                                                       |
|                                                    |                             | [Disabled] – Attempt to boot and do not go to the Error Manager for critical POST errors. | occur. Minor and Fatal error displays are not affected by this setting.                                                                                                                     |
| System Date                                        | [Day of week<br>MM/DD/YYYY] | System Date has configurable fields for Month, Day, and Year.                             |                                                                                                                                                                                             |
|                                                    |                             | Use [Enter] or [Tab] key to select the next field.                                        |                                                                                                                                                                                             |
|                                                    |                             | Use [+] or [-] key to modify the selected field.                                          |                                                                                                                                                                                             |

| Setup Item  | Options    | Help Text                                                            | Comments |
|-------------|------------|----------------------------------------------------------------------|----------|
| System Time | [HH:MM:SS] | System Time has configurable fields for Hours, Minutes, and Seconds. |          |
|             |            | Hours are in 24-hour format.                                         |          |
|             |            | Use [Enter] or [Tab] key to select the next field.                   |          |
|             |            | Use [+] or [-] key to modify the selected field.                     |          |

#### 5.2.3.2 Advanced Screen

The Advanced screen provides an access point to configure several options. On this screen, the user selects the option that is to be configured. Configurations are performed on the selected screen, not directly on the Advanced screen.

To access this screen from the Main screen, press the right arrow until the Advanced screen is chosen.



Figure 12. Setup Utility — Advanced Screen Display

Table 23. Setup Utility — Advanced Screen Display Fields

| Setup Item                                    | Options | Help Text                                                                | Comments |
|-----------------------------------------------|---------|--------------------------------------------------------------------------|----------|
| Processor Configuration                       |         | View/Configure processor information and settings.                       |          |
| Memory Configuration                          |         | View/Configure memory information and settings.                          |          |
| ATA Controller Configuration                  |         | View/Configure ATA Controller information and settings.                  |          |
| Mass Storage Controller Configuration         |         | View/Configure mass storage controller information and settings.         |          |
| Serial Port Configuration                     |         | View/Configure serial port information and settings.                     |          |
| USB Configuration                             |         | View/Configure USB information and settings.                             |          |
| PCI Configuration                             |         | View/Configure PCI information and settings.                             |          |
| System Acoustic and Performance Configuration |         | View/Configure system acoustic and performance information and settings. |          |

#### 5.2.3.2.1 Processor Screen

The Processor screen provides a place for the user to view the processor core frequency, system bus frequency, and enable or disable several processor options. The user can also select an option to view information about a specific processor.

To access this screen from the Main screen, select Advanced | Processor.



Figure 13. Setup Utility — Processor Configuration Screen Display

Table 24. Setup Utility — Processor Configuration Screen Fields

| Setup Item                                              | Options                    | Help Text                                                                                                                                                                                                                                                                       | Comments                                                             |
|---------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| Core Count                                              |                            |                                                                                                                                                                                                                                                                                 | Information only. Total number of processor cores in the system      |
| Core Frequency                                          |                            |                                                                                                                                                                                                                                                                                 | Information only. Frequency at which processors currently run.       |
| System Bus Frequency                                    |                            |                                                                                                                                                                                                                                                                                 | Information only. Current frequency of the processor front side bus. |
| Enhanced Intel®<br>SpeedStep Technology                 | <b>Enabled</b> Disabled    | Enhanced Intel SpeedStep® Technology allows the system to dynamically adjust processor voltage and core frequency, which can result in decreased average power consumption and decreased average heat production.  Contact your OS vendor regarding OS support of this feature. |                                                                      |
| Core Multi-processing                                   | <b>Enabled</b> Disabled    | Core Multi-processing sets the state of logical processor cores in a package. [Disabled] sets only logical processor core 0 as enabled in each processor package.  Note: If disabled, Hyper-Threading Technology will also be automatically disabled."                          |                                                                      |
| Intel® Virtualization<br>Technology                     | Enabled<br>Disabled        | Intel® Virtualization Technology allows a platform to run multiple operating systems and applications in independent partitions.  Note: A change to this option requires the system to be powered off and then back on before the setting will take effect.                     |                                                                      |
| Intel® Virtualization<br>Technology for<br>Directed I/O | Enabled<br><b>Disabled</b> | Enable/Disable Intel® Virtualization Technology for Directed I/O. Report the I/O device assignment to VMM through DMAR ACPI Tables                                                                                                                                              | When VT is disabled this question will be hidden.                    |
| Simulated MSI Support                                   | Enabled<br><b>Disabled</b> | Enable or Disable simulation of Message Signaled Interrupt (MSI) support.  This feature can be Enabled in the case where there is no OS support for Message Signaled Interrupts.                                                                                                |                                                                      |
| Execute Disable Bit                                     | <b>Enabled</b> Disabled    | Execute Disable Bit can help prevent certain classes of malicious buffer overflow attacks.  Contact your OS vendor regarding OS support of this feature.                                                                                                                        |                                                                      |
| Hardware Prefetcher                                     | <b>Enabled</b> Disabled    | Hardware Prefetcher is a speculative prefetch unit within the processor(s).  Note: Modifying this setting may affect system performance.                                                                                                                                        |                                                                      |
| Adjacent Cache Line<br>Prefetch                         | <b>Enabled</b> Disabled    | [Enabled] - Cache lines are fetched in pairs (even line + odd line). [Disabled] - Only the current cache line required is fetched. Note: Modifying this setting may affect system performance.                                                                                  |                                                                      |

Intel order number: D92944-006

| Setup Item              | Options           | Help Text                                                                                                     | Comments                                                                                 |
|-------------------------|-------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| Processor Retest        | Enabled  Disabled | Activate and retest all processors during next boot only.                                                     |                                                                                          |
|                         |                   | Note: This option will automatically reset to [Disabled] on the next boot, after all processors are retested. |                                                                                          |
| Processor 1 Information |                   | View Processor 1 information                                                                                  | Select to view information about processor 1. This takes the user to a different screen. |
| Processor 2 Information |                   | View Processor 2 information                                                                                  | Select to view information about processor 2. This takes the user to a different screen. |

#### 5.2.3.2.1.1 Processor #n Information Screen

The Processor # Information screen provides a place for the user to view information about a specific processor.

To access this screen from the Main screen, select Advanced | Processor | Processor # Information, where # is the processor number you want to see.



Figure 14. Setup Utility — Specific Processor Information Screen Display

Table 25. Setup Utility — Specific Processor Information Screen Fields

| Setup Item           | Options | Help Text | Comments                                                                                                   |
|----------------------|---------|-----------|------------------------------------------------------------------------------------------------------------|
| Processor <#> Family |         |           | Information only. Identifies family or generation of the processor.                                        |
| Maximum Frequency    |         |           | Information only. Maximum frequency the processor core supports.                                           |
| L2 Cache RAM         |         |           | Information only. Size of the processor L2 cache.                                                          |
| Processor Stepping   |         |           | Information only. Stepping number of the processor.                                                        |
| CPUID Register       |         |           | Information only. CPUID register value identifies details about the processor family, model, and stepping. |

#### 5.2.3.2.2 Memory Screen

The Memory screen provides a place for the user to view details about the system memory FBDIMMs that are installed. On this screen, the user can select an option to open the Configure Memory RAS and Performance screen.

To access this screen from the Main screen, select Advanced | Memory.

Note: the following screenshot is for reference purposes only. The actual BIOS setup screen will accurately reflect the number of DIMM slots found on the server board.



Figure 15. Setup Utility — Memory Configuration Screen Display

Table 26. Setup Utility — Memory Configuration Screen Fields

| Setup Item                                     | Options | Help Text                                                                                                                          | Comments                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Total Memory                                   |         |                                                                                                                                    | <b>Information only</b> . The amount of memory available in the system in the form of installed FBDIMMs, in units of MB or GB.                                                                                                                                                                                                                   |
| Effective Memory                               |         |                                                                                                                                    | <b>Information only</b> . The amount of memory effective in MB or GB.                                                                                                                                                                                                                                                                            |
|                                                |         |                                                                                                                                    | The Effective Memory is the difference between Total Physical Memory and the sum of all memory reserved for internal usage, RAS redundancy and SMRAM. This difference includes the sum of all FBDIMMs that failed Memory BIST during POST, or were disabled by the BIOS during memory discovery phase in order to optimize memory configuration. |
| Current Configuration                          |         |                                                                                                                                    | <b>Information only</b> . Displays one of the following:                                                                                                                                                                                                                                                                                         |
|                                                |         |                                                                                                                                    | <ul> <li>Maximum Performance Mode: System<br/>memory is configured for optimal<br/>performance and efficiency and no RAS<br/>is enabled.</li> </ul>                                                                                                                                                                                              |
|                                                |         |                                                                                                                                    | Single-Channel Mode: System memory<br>is functioning in a special, reduced<br>efficiency mode.                                                                                                                                                                                                                                                   |
| Current Memory<br>Speed                        |         |                                                                                                                                    | Information only. Displays speed the memory is running at.                                                                                                                                                                                                                                                                                       |
| Memory RAS and<br>Performance<br>Configuration |         | Configure memory RAS (Reliability, Availability, and Serviceability) and view current memory performance information and settings. | Select to configure the memory RAS and performance. This takes the user to a different screen.                                                                                                                                                                                                                                                   |
| DIMM_#                                         |         |                                                                                                                                    | Displays the state of each DIMM socket present on the board. Each DIMM socket field reflects one of the following possible states:                                                                                                                                                                                                               |
|                                                |         |                                                                                                                                    | <ul> <li>Installed: There is a FBDIMM installed in this slot.</li> </ul>                                                                                                                                                                                                                                                                         |
|                                                |         |                                                                                                                                    | <ul> <li>Not Installed: There is no FBDIMM installed in this slot.</li> </ul>                                                                                                                                                                                                                                                                    |
|                                                |         |                                                                                                                                    | <ul> <li>Disabled: The FBDIMM installed in<br/>this slot has been disabled by the BIOS<br/>in order to optimize memory<br/>configuration.</li> </ul>                                                                                                                                                                                             |
|                                                |         |                                                                                                                                    | • Failed: The FBDIMM installed in this slot is faulty / malfunctioning.                                                                                                                                                                                                                                                                          |
|                                                |         |                                                                                                                                    | <ul> <li>Spare Unit: The FBDIMM is<br/>functioning as a spare unit for memory<br/>RAS purposes.</li> </ul>                                                                                                                                                                                                                                       |

Intel order number: D92944-006

## 5.2.3.2.2.1 Memory RAS and Performance Configuration Screen

The Configure Memory RAS and Performance screen provides fields to customize several memory configuration options, such as whether to use Memory Sparing.

To access this screen from the Main screen, select Advanced | Memory | Configure Memory RAS and Performance.



Figure 16. Setup Utility — Configure RAS and Performance Screen Display

Table 27. Setup Utility — Configure RAS and Performance Screen Fields

| Setup Item                         | Options                  | Help Text                                                                                                                                                   | Comments                                                                                                                                                                                                                                                                            |
|------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Memory Sparing Possible            | Yes / No                 |                                                                                                                                                             | Information only                                                                                                                                                                                                                                                                    |
| Select Memory RAS<br>Configuration | RAS Disabled/<br>Sparing | Available modes depend on the current memory population.                                                                                                    | Provides options for configuring Memory RAS.                                                                                                                                                                                                                                        |
|                                    |                          | [RAS Disabled] - Optimizes system performance.  [Sparing] - Improves reliability by reserving memory for use as a replacement in the event of DIMM failure. | The BIOS will dynamically configure this menu to display only those RAS modes that can be supported with the current layout and positioning of the FBDIMMs on the board. If no RAS mode is possible for the current FBDIMM configuration/layout, this setup item will not provided. |
|                                    |                          |                                                                                                                                                             | <ul> <li>RAS Disabled: The default in<br/>normal mode of operation. In<br/>this mode, no Memory RAS is<br/>supported.</li> </ul>                                                                                                                                                    |
|                                    |                          |                                                                                                                                                             | <ul> <li>Sparing: Available and<br/>displayed only when the<br/>FBDIMM population can<br/>support memory sparing.</li> </ul>                                                                                                                                                        |
| Snoop Filter                       | <b>Enabled</b> Disabled  | The Snoop Filter component monitors and controls the data transactions between memory and the processor(s).                                                 |                                                                                                                                                                                                                                                                                     |

| Setup Item                         | Options                 | Help Text                                                                                                             | Comments                                                |
|------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| FSB High Bandwidth<br>Optimization | <b>Enabled</b> Disabled | [Enabled] – Optimize Front Side<br>Bus for higher bandwidth when<br>1333 MHz FSB or faster<br>processor(s) installed. | Information only. This option is set to enabled always. |
|                                    |                         | <b>Note</b> : Some applications will benefit from this option [Enabled].                                              |                                                         |

#### 5.2.3.2.3 ATA Controller Screen

The ATA Controller screen provides fields to configure PATA and SATA hard disk drives. It also provides information on the hard disk drives that are installed.

To access this screen from the Main screen, select Advanced | ATA Controller.



Figure 17. Setup Utility — ATA Controller Configuration Screen Display

Table 28. Setup Utility — ATA Controller Configuration Screen Fields

| Setup Item                 | Options                                         | Help Text                                                                                                                                                                                                                                                                                                                                                     | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Onboard PATA Controller    | Enabled                                         | Onboard Parallel ATA (PATA) controller.                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Onboard SATA<br>Controller | Disabled  Enabled  Disabled                     | Onboard Serial ATA (SATA) controller.                                                                                                                                                                                                                                                                                                                         | When enabled, the SATA controller can be configured in IDE, RAID, or AHCI Mode. RAID and AHCI modes are mutually exclusive.                                                                                                                                                                                                                                                                                                                                                                                              |
| SATA Mode                  | Enhanced<br>Legacy                              | [Enhanced] - Configures all SATA ports as individual ports. This is also known as native mode.  [Legacy] - Configures SATA ports to be primary and/or secondary channels. This is also known as compatibility mode.                                                                                                                                           | In Legacy Mode, BIOS can enumerate only four drives. It provides four options to choose a mix of SATA and PATA drives (see Legacy IDE Channel option below).  In Enhanced Mode, the BIOS is not limited to legacy PATA four-drive limitations, and can enumerate the two PATA drives and four SATA drives (totaling six drives) regardless of AHCI mode, and can list/boot to the remaining two SATA drives as well with AHCI Support.  AHCI and RAID Modes are supported only when SATA Mode is selected as "Enhanced". |
| Legacy IDE Channel         | SATA Only Secondary SATA Primary SATA PATA Only | [SATA Only] - Master/slave for primary are SATA port 0/2. For secondary they are port 1/3.  [Secondary SATA] - Master/slave for primary are PATA. For secondary they are SATA port 1/3.  [Primary SATA] - Master/slave for primary are SATA port 0/2. For secondary they are PATA.  [PATA Only] - Master/slave for primary are PATA. SATA ports are disabled. | Displayed only when Legacy is chosen for the SATA Mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| AHCI Mode                  | Enabled  Disabled                               | Advanced Host Controller Interface (AHCI) option ROM will enumerate all AHCI devices connected to the SATA ports. Contact your OS vendor regarding OS support of this feature.                                                                                                                                                                                | Unavailable if the SATA mode is "Legacy" or if RAID Mode is selected.  When AHCI is enabled: The identification and configuration is left to the AHCI Option ROM. Only devices supported by the AHCI Option ROM will be displayed in setup (SATA HDD and SATA CDROM) other devices are available in the OS after their drivers are loaded.  SATA 4 and SATA 5 will appear in the HDD information listing.                                                                                                                |

| Setup Item             | Options                                          | Help Text                                                                                        | Comments                                                                                                            |
|------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| Configure SATA as RAID | Enabled  Disabled                                | SATA controller will be in RAID mode and the Intel® RAID for Serial ATA option ROM will execute. | Unavailable when AHCI mode is enabled. This mode can be selected only when the SATA controller is in Enhanced Mode. |
|                        |                                                  |                                                                                                  | When this mode is enabled, no SATA drive information is displayed.                                                  |
| Primary IDE Master     | <not drive="" information="" installed=""></not> |                                                                                                  | Information only                                                                                                    |
| Primary IDE Slave      | < Not Installed / Drive information>             |                                                                                                  | Information only                                                                                                    |
| SATA Port 0            | < Not Installed / Drive information>             |                                                                                                  | Information only; Unavailable when RAID Mode is enabled.                                                            |
| SATA Port 1            | < Not Installed / Drive information>             |                                                                                                  | Information only; This field is unavailable when RAID Mode is enabled.                                              |
| SATA Port 2            | < Not Installed / Drive information>             |                                                                                                  | Information only; This field is unavailable when RAID Mode is enabled.                                              |
| SATA Port 3            | < Not Installed / Drive information>             |                                                                                                  | Information only; This field is unavailable when RAID Mode is enabled.                                              |
| SATA Port 4            | < Not Installed / Drive information>             |                                                                                                  | Information only; This field is only available when AHCI Mode is enabled.                                           |
| SATA Port 5            | < Not Installed / Drive information>             |                                                                                                  | Information only; This field is only available when AHCI Mode is enabled.                                           |

# 5.2.3.2.4 Mass Storage Controller Screen

The Mass Storage screen provides fields to configure when a SAS controller is present on the baseboard, midplane or backplane of an Intel® system.

To access this screen from the Main menu, select Advanced | Mass Storage.



Figure 18. Setup Utility — Mass Storage Controller Configuration Screen Display

Table 29. Setup Utility — Mass Storage Controller Configuration Screen Fields

| Setup Item                  | Options                 | Help Text                                                                  | Comments                          |
|-----------------------------|-------------------------|----------------------------------------------------------------------------|-----------------------------------|
| SAS Controller              | <b>Enabled</b> Disabled | Enable or Disable the onboard<br>Serial Attached SCSI (SAS)<br>Controller. |                                   |
| Configure SAS as SW<br>RAID | Enabled Disabled        | SAS ports will be configured for Intel® Embedded Server RAID Technology.   | Unavailable if device is disabled |

## 5.2.3.2.5 Serial Ports Screen

The Serial Ports screen provides fields to configure the Serial A [COM 1] and Serial B [COM2].

To access this screen from the Main screen, select Advanced | Serial Port.



Figure 19. Setup Utility — Serial Port Configuration Screen Display

Table 30. Setup Utility — Serial Ports Configuration Screen Fields

| Setup Item | Options  | Help Text                                         | Comments |
|------------|----------|---------------------------------------------------|----------|
| Serial A   | Enabled  | Enable or Disable Serial port A.                  |          |
| Enable     | Disabled |                                                   |          |
| Address    | 3F8h     | Select Serial port A base I/O address.            |          |
|            | 2F8h     |                                                   |          |
|            | 3E8h     |                                                   |          |
|            | 2E8h     |                                                   |          |
| IRQ        | 3        | Select Serial port A base interrupt request (IRQ) |          |
|            | 4        | line.                                             |          |
| Serial B   | Enabled  | Enable or Disable Serial port B.                  |          |
| Enable     | Disabled |                                                   |          |
| Address    | 3F8h     | Select Serial port B base I/O address.            |          |
|            | 2F8h     |                                                   |          |
|            | 3E8h     |                                                   |          |
|            | 2E8h     |                                                   |          |
| IRQ        | 3        | Select Serial port B base interrupt request (IRQ) |          |
|            | 4        | line.                                             |          |

## 5.2.3.2.6 USB Configuration Screen

The USB Configuration screen provides fields to configure the USB controller options.

To access this screen from the Main screen, select Advanced | USB Configuration.



Figure 20. Setup Utility — USB Controller Configuration Screen Display

Table 31. Setup Utility — USB Controller Configuration Screen Fields

| Setup Item                                      | Options                 | Help Text                                                                                      | Comments                                                                                          |
|-------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| Detected USB<br>Devices                         |                         |                                                                                                | Information only: shows number of USB devices in system                                           |
| USB Controller                                  | <b>Enabled</b> Disabled | [Enabled] - All onboard USB controllers will be turned on and accessible by the OS.            |                                                                                                   |
|                                                 |                         | [Disabled] - All onboard USB controllers will be turned off and inaccessible by the OS.        |                                                                                                   |
| Legacy USB                                      | Enabled                 | PS/2 emulation for USB keyboard and USB mouse                                                  |                                                                                                   |
| Support                                         | Disabled                | devices.                                                                                       |                                                                                                   |
|                                                 | Auto                    |                                                                                                |                                                                                                   |
|                                                 |                         | [Auto] - Legacy USB support will be enabled if a USB device is attached.                       |                                                                                                   |
| Port 60/64                                      | Enabled                 | I/O port 60h/64h emulation support.                                                            |                                                                                                   |
| Emulation                                       | Disabled                |                                                                                                |                                                                                                   |
|                                                 |                         | Note: This may be needed for legacy USB keyboard support when using an OS that is USB unaware. |                                                                                                   |
| Device Reset                                    | 10 sec                  | USB Mass storage device Start Unit command timeout.                                            |                                                                                                   |
| timeout                                         | 20 sec                  |                                                                                                |                                                                                                   |
|                                                 | 30 sec                  |                                                                                                |                                                                                                   |
|                                                 | 40 sec                  |                                                                                                |                                                                                                   |
| Storage Emulation                               | on                      |                                                                                                | Header for next line.                                                                             |
| One line for each mass storage device in system | Auto<br>Floppy          | [Auto] - USB devices less than 530MB will be emulated as floppy.                               | This setup screen can show a maximum of 8 devices on this screen. If more than 8 devices are      |
| device in System                                | Forced FDD              |                                                                                                | installed in the system, the 'USB                                                                 |
|                                                 | Hard Disk<br>CD-ROM     | [Forced FDD] - HDD formatted drive will be emulated as FDD (e.g., ZIP drive).                  | Devices Enabled' will show the correct count, but only the first 8 devices can be displayed here. |
| USB 2.0                                         | Enabled                 | Onboard USB ports will be enabled to support USB 2.0                                           |                                                                                                   |
| controller                                      | Disabled                | mode.                                                                                          |                                                                                                   |
|                                                 |                         | Contact your OS vendor regarding OS support of this feature.                                   |                                                                                                   |

# 5.2.3.2.7 PCI Screen

The PCI Screen provides fields to configure PCI add-in cards, the onboard NIC controllers, and video options.

To access this screen from the Main screen, select Advanced | PCI.

Intel order number: D92944-006



Figure 21. Setup Utility — PCI Configuration Screen Display

Table 32. Setup Utility — PCI Configuration Screen Fields

| Setup Item                         | Options                                                                              | Help Text                                                                                                                                                                                                                                                                | Comments                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Memory Mapped I/O<br>Start Address | 1.5GB<br>1.75GB<br>2.00GB<br>2.25GB<br>2.5GB<br>2.75GB<br>3.00GB<br>3.25GB<br>3.50GB | Select the start of the reserved memory region for PCI memory mapped I/O space that ends at 4GB.  Warning: Depending on the system configuration, this option may impact the amount of system memory detected by an OS without Physical Address Extension (PAE) support. | For all PAE (Physical Address Extension) aware Operating Systems, 2.5GB should be selected. The system will remap memory and the OS will detect all memory installed in the system. If the installed OS does not support PAE, the maximum memory size detected is linked to the setup option selected. For example, if 2.5GB is selected, only 2.5GB will be detected by the OS. |
| Memory Mapped I/O above 4GB        | Enabled <b>Disabled</b>                                                              | Enable or disable memory mapped I/O of 64-bit PCI devices to 4GB or greater address space.                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                  |
| Onboard Video                      | <b>Enabled</b> Disabled                                                              | Onboard video controller.  Warning: System video will be completely disabled if this option is disabled and an add-in video adapter is not installed.                                                                                                                    | When disabled, the system requires an add-in video card in order for video to be seen.                                                                                                                                                                                                                                                                                           |

| Setup Item         | Options                    | Help Text                                                                                                                                                                                                    | Comments                                                               |
|--------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|
| Dual Monitor Video | Enabled Disabled           | Both the onboard video controller and an add-in video adapter will be enabled for system video. The onboard video controller will be the primary video device.                                               |                                                                        |
| Onboard NIC ROM    | <b>Enabled</b> Disabled    | Load the embedded option ROM for the onboard network controllers.  Warning: If [Disabled] is selected, NIC1 and NIC2 can not be used to boot or wake the system.                                             |                                                                        |
| I/O Module NIC ROM | Enabled<br><b>Disabled</b> | Load the embedded option ROM for the onboard network controller on the I/O module.                                                                                                                           | Option only displays when a optional Dual GigE I/O Module is Installed |
| NIC 1 MAC Address  | No entry allowed           |                                                                                                                                                                                                              | Information only. 12 hex digits of the MAC address.                    |
| NIC 2 MAC Address  | No entry allowed           |                                                                                                                                                                                                              | Information only. 12 hex digits of the MAC address.                    |
| Intel® I/OAT       | Enabled<br><b>Disabled</b> | Intel® I/O Acceleration Technology version 2 (I/OAT-2) accelerates TCP/IP processing for onboard NICs, delivers data-movement efficiencies across the entire server platform, and minimizes system overhead. |                                                                        |

# 5.2.3.2.8 System Acoustic and Performance Configuration

The System Acoustic and Performance Configuration screen provides fields to configure the thermal characteristics of the system.

To access this screen from the Main screen, select Advanced | System Acoustic and Performance Configuration.



Figure 22. Setup Utility - System Acoustic and Performance Configuration

Table 33. Setup Utility - System Acoustic and Performance Configuration Screeen Fields

| Setup Item      | Options          | Help Text                                                                                                                                                                                | Comments                                                                           |
|-----------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| Throttling Mode | Closed Loop      | Open Loop does not rely on a thermal sensor on the                                                                                                                                       | When CLTT                                                                          |
|                 | Open Loop        | board and sets up a static level which equates in a fixed bandwidth. Closed Loop will allow the system to achieve higher performance by monitoring system temps and adjusting bandwidth. | fails, Throttling Mode will default to OLTT. Profile will be Performance for OLTT. |
| Altitude        | 300m or less     | [300m or less] (980ft or less)                                                                                                                                                           | Available only if                                                                  |
|                 | 301m-900m        | Optimal performance setting near sea level.                                                                                                                                              | CLTT failed and                                                                    |
|                 | Higher than 900m |                                                                                                                                                                                          | running in OLTT throttling mode                                                    |
|                 |                  | [301m - 900m] (980ft - 2950ft)                                                                                                                                                           | a motaling mode                                                                    |
|                 |                  | Optimal performance setting at moderate elevation.                                                                                                                                       |                                                                                    |
|                 |                  | [Higher than 900m] (Higher than 2950ft)                                                                                                                                                  |                                                                                    |
|                 |                  | Optimal performance setting at high elevation.                                                                                                                                           |                                                                                    |

# 5.2.3.3 Security Screen

The Security screen provides fields to enable and set the user and administrative password and to lockout the front panel buttons so they cannot be used.

To access this screen from the Main screen, select the Security option.



Figure 23. Setup Utility — Security Configuration Screen Display

Table 34. Setup Utility — Security Configuration Screen Fields

| Setup Item                    | Options                                                                      | Help Text                                                                                                                    | Comments                                                                   |
|-------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
| Administrator Password        | <installed< td=""><td></td><td>Information only. Indicates</td></installed<> |                                                                                                                              | Information only. Indicates                                                |
| Status                        | Not Installed>                                                               |                                                                                                                              | the status of administrator password.                                      |
| User Password Status          | <installed< td=""><td></td><td>Information only. Indicates</td></installed<> |                                                                                                                              | Information only. Indicates                                                |
|                               | Not Installed>                                                               |                                                                                                                              | the status of user password.                                               |
| Set Administrator<br>Password | [123abcd]                                                                    | Administrator password is used to control change access in BIOS Setup Utility.                                               | This option is only to control access to setup. Administrator has full     |
|                               |                                                                              | Only alphanumeric characters can be used. Maximum length is 7 characters. It is case sensitive.                              | access to all setup items. Clearing the Admin password will also clear the |
|                               |                                                                              | <b>Note</b> : Administrator password must be set in order to use the user account.                                           | user password.                                                             |
| Set User Password             | [123abcd]                                                                    | User password is used to control entry access to BIOS Setup Utility.                                                         | Available only if<br>Administrator Password is                             |
|                               |                                                                              | Only alphanumeric characters can be used. Maximum length is 7 characters. It is case sensitive.                              | installed. This option only protects setup. User password only has limited |
|                               |                                                                              | Note: Removing the administrator password will also automatically remove the user password.                                  | access to setup items.                                                     |
| Front Panel Lockout           | Enabled                                                                      | Locks the power button and reset button                                                                                      |                                                                            |
|                               | Disabled                                                                     | on the system's front panel. If [Enabled] is selected, power and reset must be controlled via a system management interface. |                                                                            |

# 5.2.3.4 Server Management Screen

The Server Management screen provides fields to configure several server management features. It also provides an access point to the screens for configuring console redirection and displaying system information.

To access this screen from the Main screen, select the Server Management option.



Figure 24. Setup Utility — Server Management Configuration Screen Display

Table 35. Setup Utility — Server Management Configuration Screen Fields

| Setup Item         | Options    | Help Text                                                                                                                                                 | Comments |
|--------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Assert NMI on SERR | Enabled    | On SERR, generate an NMI and log an error.                                                                                                                |          |
|                    | Disabled   | Note: [Enabled] must be selected for the Assert NMI on PERR setup option to be visible.                                                                   |          |
| Assert NMI on PERR | Enabled    | On PERR, generate an NMI and log an error.                                                                                                                |          |
|                    | Disabled   | Note: This option is only active if the Assert NMI on SERR option is [Enabled] selected."                                                                 |          |
| Resume on AC Power | Stay Off   | System action to take on AC power loss recovery.                                                                                                          |          |
| Loss               | Last state | [Stay Off] - System stays off.                                                                                                                            |          |
|                    | Reset      | [Last State] - System returns to the same state before the AC power loss.                                                                                 |          |
|                    |            | [Reset] - System powers on.                                                                                                                               |          |
| Clear System Event | Enabled    | Clears the System Event Log. All current entries will                                                                                                     |          |
| Log                | Disabled   | be lost.                                                                                                                                                  |          |
|                    |            | <b>Note</b> : This option will be reset to [Disabled] after a reboot.                                                                                     |          |
| Windows Hardware   | Enabled    | During HW errors, in addition to BIOS SMI Error                                                                                                           |          |
| Error Architecture | Disabled   | Handlers, OS Error Handlers will be signaled                                                                                                              |          |
| FRB-2 Enable       | Enabled    | Fault Resilient Boot (FRB).                                                                                                                               |          |
|                    | Disabled   | BIOS programs the BMC watchdog timer for approximately 6 minutes. If BIOS does not complete POST before the timer expires, the BMC will reset the system. |          |

| Setup Item                         | Options             | Help Text                                                                                                                                                                                  | Comments                                  |
|------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|
| O/S Boot Watchdog<br>Timer         | Enabled<br>Disabled | BIOS programs the watchdog timer with the timeout value selected. If the OS does not complete booting before the timer expires, the BMC will reset the system and an error will be logged. |                                           |
|                                    |                     | Requires OS support or Intel Management Software.                                                                                                                                          |                                           |
| O/S Boot Watchdog<br>Timer Policy  | Power Off<br>Reset  | If the OS watchdog timer is enabled, this is the system action taken if the watchdog timer expires.                                                                                        |                                           |
|                                    |                     | [Reset] - System performs a reset.                                                                                                                                                         |                                           |
|                                    |                     | [Power Off] - System powers off.                                                                                                                                                           |                                           |
| O/S Boot Watchdog<br>Timer Timeout | 5 minutes           | If the OS watchdog timer is enabled, this is the timeout value BIOS will use to configure the watchdog                                                                                     |                                           |
| Timer Timeout                      | 10 minutes          | timer.                                                                                                                                                                                     |                                           |
|                                    | 15 minutes          |                                                                                                                                                                                            |                                           |
|                                    | 20 minutes          |                                                                                                                                                                                            |                                           |
| Plug-n-Play BMC                    | Enabled             | If enabled, BMC will be detectable by OSes which                                                                                                                                           |                                           |
| Detection                          | Disabled            | support plug and play loading of an IPMI driver. Do not enable if your OS does not support this driver.                                                                                    |                                           |
| Console Redirection                |                     | View/Configure console redirection information and settings.                                                                                                                               | Takes user to Console Redirection Screen. |
| System Information                 |                     | View system information                                                                                                                                                                    | Takes user to System Information Screen.  |

#### 5.2.3.4.1 Console Redirection Screen

The Console Redirection screen provides a way to enable or disable console redirection and to configure the connection options for this feature.

To access this screen from the Main screen, select Server Management. Select the Console Redirection option from the Server Management screen.



Figure 25. Setup Utility — Console Redirection Screen Display

Table 36. Setup Utility — Console Redirection Configuration Fields

| Setup Item          | Options  | Help Text                                                                                           | Comments |
|---------------------|----------|-----------------------------------------------------------------------------------------------------|----------|
| Console Redirection | Disabled | Console redirection allows a serial port to be used for                                             |          |
|                     | Serial A | server management tasks.                                                                            |          |
|                     | Serial B | [Disabled] - No console redirection.                                                                |          |
|                     |          | [Serial Port A] - Configure serial port A for console redirection.                                  |          |
|                     |          | [Serial Port B] - Configure serial port B for console redirection.                                  |          |
|                     |          | Enabling this option will disable display of the Quiet Boot logo screen during POST.                |          |
| Flow Control        | None     | Flow control is the handshake protocol.                                                             |          |
|                     | RTS/CTS  | Setting must match the remote terminal application.                                                 |          |
|                     |          | [None] - Configure for no flow control.                                                             |          |
|                     |          | [RTS/CTS] - Configure for hardware flow control.                                                    |          |
| Baud Rate           | 9600     | Serial port transmission speed. Setting must match                                                  |          |
|                     | 19.2K    | the remote terminal application.                                                                    |          |
|                     | 38.4K    |                                                                                                     |          |
|                     | 57.6K    |                                                                                                     |          |
|                     | 115.2K   |                                                                                                     |          |
| Terminal Type       | PC-ANSI  | Character formatting used for console redirection.                                                  |          |
|                     | VT100    | Setting must match the remote terminal application.                                                 |          |
|                     | VT100+   |                                                                                                     |          |
|                     | VT-UTF8  |                                                                                                     |          |
| Legacy OS           | Disabled | This option will enable legacy OS redirection (i.e.,                                                |          |
| Redirection         | Enabled  | DOS) on serial port. If it is enabled the associated serial port will be hidden from the legacy OS. |          |

# 5.2.3.5 Server Management System Information Screen

The Server Management System Information screen provides a place to see part numbers, serial numbers, and firmware revisions.

To access this screen from the Main screen, select Server Management. Select the System Information option from the Server Management screen.



Figure 26. Setup Utility — Server Management System Information Screen Display

Table 37. Setup Utility — Server Management System Information Fields

| Setup Item            | Options | Help Text | Comments         |
|-----------------------|---------|-----------|------------------|
| Board Part Number     |         |           | Information Only |
| Board Serial Number   |         |           | Information Only |
| System Part Number    |         |           | Information Only |
| System Serial Number  |         |           | Information Only |
| Chassis Part Number   |         |           | Information Only |
| Chassis Serial Number |         |           | Information Only |
| BMC Firmware Revision |         |           | Information Only |
| HSC Firmware Revision |         |           | Information Only |
| SDR Revision          |         |           | Information Only |
| UUID                  |         |           | Information Only |

## 5.2.3.6 Boot Options Screen

The Boot Options screen displays any bootable media encountered during POST, and allows the user to configure desired boot device.

To access this screen from the Main screen, select Boot Options.



Figure 27. Setup Utility — Boot Options Screen Display

Table 38. Setup Utility — Boot Options Screen Fields

| Setup Item        | Options                    | Help Text                                                                                                                                                           | Comments                                                                                                                     |
|-------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| Boot Timeout      | <b>0</b> - 65535           | The number of seconds BIOS will pause at the end of POST to allow the user to press the [F2] key for entering the BIOS Setup Utility.                               | After entering the desired timeout, press enter to register that timeout value to the system. These settings are in seconds. |
|                   |                            | Valid values are 0-65535. Zero is the default. A value of 65535 will cause the system to go to the Boot Manager menu and wait for user input for every system boot. |                                                                                                                              |
| Boot Option #x    | Available boot devices.    | Set system boot order by selecting the boot option for this position.                                                                                               | Note: The EFI Shell boot option can only be set as the first or last boot option in the list.                                |
| Boot Option Retry | Enabled<br><b>Disabled</b> | This will continually retry NON-EFI based boot options without waiting for user input.                                                                              |                                                                                                                              |

| Setup Item           | Options | Help Text                                                                                                                                                                       | Comments                                                              |
|----------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| Hard Disk Order      |         | Set hard disk boot order by selecting the boot option for this position.                                                                                                        | Appears when more than 1 hard disk drive is in the system.            |
| CDROM Order          |         | Set CDROM boot order by selecting the boot option for this position.                                                                                                            | Appears when more than 1 CDROM drive is in the system.                |
| Floppy Order         |         | Set floppy disk boot order by selecting the boot option for this position.                                                                                                      | Appears when more than 1 floppy drive is in the system.               |
| Network Device Order |         | Set network device boot order by selecting the boot option for this position. Add-in or onboard network devices with a PXE option ROM are two examples of network boot devices. | Appears when more than 1 of these devices is available in the system. |
| BEV Device Order     |         | Set the Bootstrap Entry Vector (BEV) device boot order by selecting the boot option for this position.                                                                          | Appears when more than 1 of these devices is available in the system. |
|                      |         | BEV devices require their own proprietary method to load an OS using a bootable option ROM. BEV devices are typically found on remote program load devices.                     |                                                                       |

#### 5.2.3.6.1 Hard Disk Order Screen

The Hard Disk Order screen provides a way to control the hard disks.

To access this screen from the Main screen, select Boot Options | Hard Disk Order.



Figure 28. Setup Utility — Hard Disk Order Screen Display

Table 39. Setup Utility — Hard Disk Order Fields

| Setup Item   | Options              | Help Text                                                                | Comments |
|--------------|----------------------|--------------------------------------------------------------------------|----------|
| Hard Disk #1 | Available hard disks | Set hard disk boot order by selecting the boot option for this position. |          |
| Hard Disk #2 | Available hard disks | Set hard disk boot order by selecting the boot option for this position. |          |

#### 5.2.3.6.2 CDROM Order Screen

The CDROM Order screen provides a way to control the CDROM devices.

To access this screen from the Main screen, select Boot Options | CDROM Order.



Figure 29. Setup Utility — CDROM Order Screen Display

Table 40. Setup Utility — CDROM Order Fields

| Setup Item | Options                    | Help Text                                                            | Comments |
|------------|----------------------------|----------------------------------------------------------------------|----------|
| CDROM #1   | Available<br>CDROM devices | Set CDROM boot order by selecting the boot option for this position. |          |
| CDROM #2   | Available<br>CDROM devices | Set CDROM boot order by selecting the boot option for this position. |          |

# 5.2.3.6.3 Floppy Order Screen

The Floppy Order screen provides a way to control the floppy drives.

To access this screen from the Main screen, select Boot Options | Floppy Order.



Figure 30. Setup Utility — Floppy Order Screen Display

Table 41. Setup Utility — Floppy Order Fields

| Setup Item     | Options               | Help Text                                                                  | Comments |
|----------------|-----------------------|----------------------------------------------------------------------------|----------|
| Floppy Disk #1 | Available floppy disk | Set floppy disk boot order by selecting the boot option for this position. |          |
| Floppy Disk #2 | Available floppy disk | Set floppy disk boot order by selecting the boot option for this position. |          |

## 5.2.3.6.4 Network Device Order Screen

The Network Device Order screen provides a way to control the Network bootable devices.

To access this screen from the Main screen, select Boot Options | Network Device Order.



Figure 31. Setup Utility — Network Device Order Screen Display

Table 42. Setup Utility — Network Device Order Fields

| Setup Item        | Options                   | Help Text                                                                                                                                                                       | Comments |
|-------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| Network Device #1 | Available network devices | Set network device boot order by selecting the boot option for this position. Add-in or onboard network devices with a PXE option ROM are two examples of network boot devices. |          |
| Network Device #2 | Available network devices | Set network device boot order by selecting the boot option for this position. Add-in or onboard network devices with a PXE option ROM are two examples of network boot devices. |          |

## 5.2.3.6.5 BEV Device Order Screen

The BEV Device Order screen provides a way to control the BEV bootable devices.

To access this screen from the Main screen, select Boot Options | BEV Device Order.

Intel order number: D92944-006



Figure 32. Setup Utility — BEV Device Order Screen Display

Table 43. Setup Utility — BEV Device Order Fields

| Setup Item    | Options               | Help Text                                                                                                                                                                                                                                                           | Comments |
|---------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| BEV Device #1 | Available BEV devices | Set the Bootstrap Entry Vector (BEV) device boot order by selecting the boot option for this position.                                                                                                                                                              |          |
|               |                       | BEV devices require their own proprietary method to load an OS using a bootable option ROM. BEV devices are typically found on remote program load devices.                                                                                                         |          |
| BEV Device #2 | Available BEV devices | Set the Bootstrap Entry Vector (BEV) device boot order by selecting the boot option for this position.  BEV devices require their own proprietary method to load an OS using a bootable option ROM. BEV devices are typically found on remote program load devices. |          |

## 5.2.3.7 Boot Manager Screen

The Boot Manager screen displays a list of devices available to boot from, and allows the user to select a boot device for this boot.

To access this screen from the Main screen, select Boot Manager.



Figure 33. Setup Utility — Boot Manager Screen Display

Table 44. Setup Utility — Boot Manager Screen Fields

| Setup Item       | Options | Help Text                                                                                                                          | Comments |
|------------------|---------|------------------------------------------------------------------------------------------------------------------------------------|----------|
| Launch EFI Shell |         | Select this option to boot now.                                                                                                    |          |
|                  |         | Note: This list is not the system boot option order. Use the Boot Options menu to view and configure the system boot option order. |          |
| Boot Device #x   |         | Select this option to boot now.                                                                                                    |          |
|                  |         | Note: This list is not the system boot option order. Use the Boot Options menu to view and configure the system boot option order. |          |

# 5.2.3.8 Error Manager Screen

The Error Manager screen displays any errors encountered during POST.



Figure 34. Setup Utility — Error Manager Screen Display

Table 45. Setup Utility — Error Manager Screen Fields

| Setup Item             | Options | Help Text | Comments                                                                  |
|------------------------|---------|-----------|---------------------------------------------------------------------------|
| Displays System Errors |         |           | <b>Information only</b> . Displays errors that occurred during this POST. |

## 5.2.3.9 Exit Screen

The Exit screen allows the user to choose to save or discard the configuration changes made on the other screens. It also provides a method to restore the server to the factory defaults or to save or restore a set of user defined default values. If Restore Defaults is selected, the default settings, noted in bold in the tables in this chapter, will be applied. If Restore User Default Values is selected, the system is restored to the default values that the user saved earlier, instead of being restored to the factory defaults.



Figure 35. Setup Utility — Exit Screen Display

Table 46. Setup Utility — Exit Screen Fields

| Setup Item                     | Help Text                                                                                                                                                               | Comments                                                                         |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| Save Changes and Exit          | Exit BIOS Setup Utility after saving changes. The system will reboot if required.                                                                                       | User is prompted for confirmation only if any of the setup fields were           |
|                                | The [F10] key can also be used.                                                                                                                                         | modified.                                                                        |
| Discard Changes and            | Exit BIOS Setup Utility without saving changes.                                                                                                                         | User is prompted for confirmation only                                           |
| Exit                           | The [Esc] key can also be used.                                                                                                                                         | if any of the setup fields were modified.                                        |
| Save Changes                   | Save changes without exiting BIOS Setup Utility.                                                                                                                        | User is prompted for confirmation only if any of the setup fields were           |
|                                | <b>Note</b> : Saved changes may require a system reboot before taking effect.                                                                                           | modified.                                                                        |
| Discard Changes                | Discard changes made since the last save changes operation was performed.                                                                                               | User is prompted for confirmation only if any of the setup fields were modified. |
| Load Default Values            | Load factory default values for all BIOS Setup Utility options.                                                                                                         | User is prompted for confirmation.                                               |
|                                | The [F9] key can also be used.                                                                                                                                          |                                                                                  |
| Save as User Default<br>Values | Save current BIOS Setup Utility values as custom user default values. If needed, the user default values can be restored via the Load User Default Values option below. | User is prompted for confirmation.                                               |
|                                | <b>Note</b> : Clearing CMOS or NVRAM will cause the user default values to be reset to the factory default values.                                                      |                                                                                  |
| Load User Default<br>Values    | Load user default values.                                                                                                                                               | User is prompted for confirmation.                                               |

## 5.3 Loading BIOS Defaults

Different mechanisms exist for resetting the system configuration to the default values. When a request to reset the system configuration is detected, the BIOS loads the default system configuration values during the next POST. The request to reset the system to the defaults can be sent in the following ways:

- A request to reset the system configuration can be generated by pressing <F9> from within the BIOS Setup utility.
- A reset system configuration request can be generated by moving the clear system configuration jumper.
   See section 7.1.1 for complete CMOS Clear instructions.

## 5.4 Rolling BIOS

The Rolling BIOS feature provides the ability to update the BIOS in a fault tolerant way. If the updated (new) BIOS is found to be non-functional for any reason, the system can still be booted by rolling back to the previous, healthy BIOS.

All Intel® Server Boards and Systems that use the Intel® 5400 Chipset sequence have 4 MB of flash space for system BIOS. This flash is divided into 2 banks of 2 MB each. One of the banks is called upper bank and the other is called lower bank. The BIOS can reside in either or both of these banks. The BIOS area from which the system boots at any point in time is called the "Primary BIOS Partition". The other BIOS area (also called the backup area) is called the "Secondary BIOS Partition". All BIOS updates are made only to the "Secondary BIOS Partition".

**NOTE:** The primary and secondary BIOS partitions are logical partitions on a 4 MB system flash. They can reside on either of the two physical banks.

The BIOS relies on specialized hardware and additional flash space for a Rolling BIOS and One Boot Flash Update. The BIOS Select Jumper is used to direct the behavior of the BIOS once the online update is performed. The BIOS Select jumper has two modes.

- 2-3 Normal Operation (Default)
- 1-2 Recovery Mode



BIOS updates can be made with the BIOS Select jumper in either of the two positions. The behavior of the system in either of these modes is described below.

## 5.4.1 BIOS Select Jumper in Normal Mode (Jumper pins 2-3 connected)

In normal mode, the new BIOS image is updated onto the secondary partition and is validated. If the validation is successful, the BIOS use specialized hardware to notify the system to boot from the new BIOS, and resets the system. The new BIOS begins to boot. If the boot is successful, the BIOS update is complete. If the new BIOS fails to boot successfully, a timer is started and the system rolls back to the previous, healthy BIOS image.

- 1. Boot the system with the jumper covering pins 2 and 3.
- 2. Update the BIOS using iFlash or the Intel® One Flash Update (OFU) utility.
- 3. Reset the system.
- 4. The current BIOS will validate and then boot from the new BIOS.
- 5. If the new BIOS fails, roll back occurs and the system boots with the old BIOS.

## 5.4.2 BIOS Select Jumper in Recovery Mode (Jumper pins 1-2 connected)

If the user wants or needs to update the primary BIOS image he/she can move the recovery jumper to force the BIOS to boot from the secondary partition of the flash.

- 1. Boot the system with the jumper covering pins 1 and 2.
- 2. Update the BIOS using iFlash or the Intel® OFU utility.
- 3. Reset the system.
- 4. The system boots from the old BIOS.
- 5. If the new BIOS needs to be used, power off the system and move the jumper to cover pins 2 and 3, then power on the system.
- 6. If the new BIOS is healthy, the system boots with the new BIOS.

or

If the BIOS is corrupted or incompatible, the system does **not** roll back to the healthy BIOS. The user should power down the system, move the jumper to cover pins 1 and 2, power up the server to boot to the older BIOS.

## 5.4.3 BIOS Recovery

Rolling BIOS is the only form of BIOS Recovery for Intel server boards and systems that use the Intel<sup>®</sup> 5400 Chipset sequence. As discussed in the previous section, any BIOS update that fails to boot causes the system to automatically roll back to the older, known-good BIOS.

Under some circumstances, a user may choose to force a roll back to the older BIOS. A manual roll back can be forced by moving the BIOS Select jumper on the server board from the normal position, covering pins 2 and 3, to the recovery position, covering pins 1 and 2. If a usable BIOS exists on the secondary partition, the system will boot. If the system fails to boot, the user must manually move the jumper back to the normal position to boot the system from the primary partition. When the jumper is covering pins 1 and 2, the BIOS will not automatically perform a roll back.

BIOS updates are supported when the BIOS Select jumper is covering either pins 1 and 2, or pins 2 and 3. However, normal BIOS updates should be done with the BIOS Select jumper in the normal position, covering pins 2 and 3. The validation and switch to the BIOS on the secondary partition will occur only if the BIOS Select jumper is in the normal position. When the BIOS Select jumper is covering pins 1 and 2, the BIOS update will occur but the server will not boot to the new BIOS until the user moves the BIOS Select jumper to the normal position.

There are scenarios where BIOS updates, with the BIOS Select jumper in the recovery position, may be required. These scenarios are as follows:

Initial Conditions: BIOS2 (the new BIOS) is in the active partition and BIOS1 (the old BIOS) is in the secondary partition.

#### **Trigger Conditions:**

- The user successfully updates the BIOS from BIOS1 to BIOS2. The BIOS2 image is valid and boots successfully, so the primary BIOS makes the switch from BIOS1 to BIOS2. The user then learns that BIOS2 does not provide the functionality the user needed and he/she wants to return the server to BIOS1.
- The user changes the system configuration and BIOS2 stops working in some manner. The user wants to try booting from BIOS1 to see if the results are different.
- The user downloads and flashes in BIOS2. BIOS2 passes the basic checks and boots, but is not a functional BIOS.
- A power failure occurs during the update from BIOS1 to BIOS2. BIOS2 in the secondary partition passes the basic checks and the server boots from it. However, the BIOS does not have working code.

Under each of these cases, the user finds that the BIOS is no longer functional. He/she should first try to clear the CMOS to return to a default configuration. If clearing the CMOS does not correct the issues, the user can perform a recovery by moving the BIOS Select jumper to cover pins 1 and 2 to boot to the previous version of the BIOS.

#### 5.4.3.1 **Recovery Flow**

The steps to perform a BIOS recovery are as follow:

- 1. Move the BIOS Select jumper to cover pins 1 and 2. That will cause the other BIOS image to run. If the other BIOS is good, the system boots to the operating system.
- 2. Update the BIOS.
- Power down the server.
- 4. Remove power sources to the server (unplug it)
- Move the BIOS Select jumper back to the normal position.
- Plug in the server.
- 7. Power the server on.

Accesses to the reset vector are directed to the new BIOS. If it is good, the system will boot and the recovery is complete.

#### **OEM Binary** 5.5

A firmware volume is reserved for OEMs. The OEM firmware volume is used to contain the OEM logo and is updated independently of other firmware volumes. The OEM firmware volume hosts a firmware file system. The size of the OEM firmware volume is 192 KB.

#### 5.5.1 Splash Logo

The OEM Firmware Volume can include the OEM splash logo. If an OEM logo is located in the firmware volume, it is used in place of the standard Intel logo. The logo file can be identified based on the file name.

The logo file must follow the standard framework format for graphical images. The size must not exceed 800 x 512 pixels. The number of colors cannot exceed 256, although the actual number of colors may be much fewer due to image size constraints.

> Revision 2.01 113

# 6. Connector / Header Locations and Pin-outs

### 6.1 Board Connector Information

The following section provides detailed information regarding all connectors, headers and jumpers on the server board. Table 47 lists all connector types available on the board and the corresponding reference designators printed on the silkscreen.

**Table 47. Board Connector Matrix** 

| Connector                                  | Quantity | On-board Silk Screen Reference Designators                                                 | Connector Type                                | Pin<br>Count |
|--------------------------------------------|----------|--------------------------------------------------------------------------------------------|-----------------------------------------------|--------------|
| Power supply                               | 3        | J3K5                                                                                       | CPU Power                                     | 8            |
|                                            |          | J3K4                                                                                       | Main Power                                    | 24           |
|                                            |          | J1K1                                                                                       | P/S Aux                                       | 5            |
| CPU                                        | 2        | J8H1, J5J1                                                                                 | CPU Sockets                                   | 771          |
| Main Memory                                | 16       | J4E1,J5E1,J6E1,J6E2,J7E2,J7E3,J8E2,J8E3, J5E2,<br>J5E3, J6E3, J7E1, J7E4, J8E1, J9E1, J9E2 | DIMM Sockets                                  | 240          |
| Riser Slot                                 | 1        | J4B1                                                                                       | Card Edge                                     | 164          |
| Bridge Board<br>Connector                  | 1        | J4G1                                                                                       | Card Edge                                     | 120          |
| Intel <sup>®</sup> RMM2                    | 1        | J1C2                                                                                       | Mezzanine                                     | 120          |
| Intel® RMM2 NIC                            | 1        | J1B2                                                                                       | Mezzanine                                     | 30           |
| Intel <sup>®</sup> I/O<br>Expansion Module | 1        | J3B1                                                                                       | Mezzanine                                     | 50           |
| SATA RAID Key                              | 1        | J1D5                                                                                       | Key Holder                                    | 3            |
| IDE (I/O + Power)                          | 1        | J3G2                                                                                       | Shrouded<br>Header                            | 44           |
| SSI System Fans #1, #2, #3, & #4           | 4        | J3K2, J3K3, J1B3, J1C1                                                                     | Header                                        | 4            |
| SSI CPU Fans                               | 2        | J4K1, J9K1                                                                                 | Header                                        | 4            |
| Intel <sup>®</sup> Server<br>System Fans   | 1        | J3k1                                                                                       | Shrouded<br>Header                            | 26           |
| Battery                                    | 1        | BT1J1                                                                                      | Battery Holder                                | 3            |
| Keyboard/Mouse                             | 1        | J9A1                                                                                       | PS2, stacked                                  | 12           |
| Rear USB                                   | 2        | J5A1                                                                                       | External                                      | 4            |
| Serial Port A                              | 1        | J1B1                                                                                       | Header                                        | 9            |
| Serial Port B                              | 1        | J9A2                                                                                       | External, RJ45                                | 10           |
| Video connector                            | 1        | J6A1                                                                                       | External, D-Sub                               | 15           |
| LAN connector<br>10/100/1000               | 2        | JA8A1, JA8A2                                                                               | External LAN connector with built-in magnetic | 14           |
| SSI Control Panel                          | 1        | J3H2                                                                                       | Header                                        | 24           |
| Internal USB                               | 1        | J1J1                                                                                       | Header                                        | 10           |
| Intrusion detect                           | 1        | J1D1                                                                                       | Header                                        | 2            |
| Serial ATA                                 | 6        | J1H1,J1G2,J1G1,J1F2,J1F1,J1E2                                                              | Header                                        | 7            |
| LCP / AUX IPMB                             | 1        | J1C3                                                                                       | Header                                        | 4            |
| IPMB                                       | 1        | J1C4                                                                                       | Header                                        | 3            |
| System Recovery<br>Setting Jumpers         | 3        | J1D2, J1D3, J1D4                                                                           | Jumper                                        | 3            |

#### 6.2 **Power Connectors**

The main power supply connection is obtained using an SSI compliant 2x12 pin connector (J3K4). In addition, there are two additional power related connectors; one SSI compliant 2x4 pin power connector (J3K5) providing support for additional 12V, and one SSI compliant 1x5 pin connector (J1K1) providing I2C monitoring of the power supply. The following tables define the connector pin-outs.

Table 48. Power Connector Pin-out (J3K4)

| Pin | Signal  | Color  | Pin | Signal     | Color  |
|-----|---------|--------|-----|------------|--------|
| 1   | +3.3Vdc | Orange | 13  | +3.3Vdc    | Orange |
| 2   | +3.3Vdc | Orange | 14  | -12Vdc     | Blue   |
| 3   | GND     | Black  | 15  | GND        | Black  |
| 4   | +5Vdc   | Red    | 16  | PS_ON#     | Green  |
| 5   | GND     | Black  | 17  | GND        | Black  |
| 6   | +5Vdc   | Red    | 18  | GND        | Black  |
| 7   | GND     | Black  | 19  | GND        | Black  |
| 8   | PWR_OK  | Gray   | 20  | RSVD_(-5V) | White  |
| 9   | 5VSB    | Purple | 21  | +5Vdc      | Red    |
| 10  | +12Vdc  | Yellow | 22  | +5Vdc      | Red    |
| 11  | +12Vdc  | Yellow | 23  | +5Vdc      | Red    |
| 12  | +3.3Vdc | Orange | 24  | GND        | Black  |

Table 49. 12V Power Connector Pin-out (J3K5)

| Pin | Signal | Color        |
|-----|--------|--------------|
| 1   | GND    | Black        |
| 2   | GND    | Black        |
| 3   | GND    | Black        |
| 4   | GND    | Black        |
| 5   | +12Vdc | Yellow/Black |
| 6   | +12Vdc | Yellow/Black |
| 7   | +12Vdc | Yellow/Black |
| 8   | +12Vdc | Yellow/Black |

Table 50. Power Supply Signal Connector Pin-out (J1K1)

| Pin | Signal               | Color  |
|-----|----------------------|--------|
| 1   | SMB_CLK_ESB_FP_PWR_R | Orange |
| 2   | SMB_DAT_ESB_FP_PWR_R | Black  |
| 3   | SMB_ALRT_3_ESB_R     | Red    |
| 4   | 3.3V SENSE-          | Yellow |
| 5   | 3.3V SENSE+          | Green  |

115

# 6.3 System Management Headers

# 6.3.1 Intel<sup>®</sup> Remote Management Module-2 (Intel<sup>®</sup> RMM2) Connector (J1C2)

A 120-pin Intel<sup>®</sup> RMM2 Connector (J1C2) is included on the server board for sole support of the optional Intel<sup>®</sup> Remote Management Module 2. There is no support for third party ASMI cards on this server board.

**Note:** Only the Intel<sup>®</sup> Remote Management Module-2 (Intel Product Code AXXRMM2) will be supported with this server board.

Table 51. Intel<sup>®</sup> RMM2 Connector Pin-out (J1C2)

| Pin | Signal Name        | Pin | Signal Name        |
|-----|--------------------|-----|--------------------|
| 1   | Reserved - NC      | 2   | GND                |
| 3   | ESB_PLT_RST_G1_N   | 4   | Reserved - NC      |
| 5   | GND                | 6   | Reserved - NC      |
| 7   | Reserved - NC      | 8   | GND                |
| 9   | Reserved - NC      | 10  | GND                |
| 11  | GND                | 12  | Reserved - NC      |
| 13  | GND                | 14  | IRQ_SERIAL_R       |
| 15  | USB_ESB_P7P        | 16  | GND                |
| 17  | USB_ESB_P7N        | 18  | GND                |
| 19  | GND                | 20  | Reserved - NC      |
| 21  | P3V3               | 22  | Reserved - NC      |
| 23  | LPC_LAD<0>         | 24  | GND                |
| 25  | LPC_LAD<1>         | 26  | LPC_FRAME_N        |
| 27  | P3V3               | 28  | LPC_LAD<2>         |
| 29  | LPC_LCLK           | 30  | LPC_LAD<3>         |
| 31  | P3V3               | 32  | P3V3               |
| 33  | SMB_1_3V3SB_MS_DAT | 34  | SMB_IPMB_3V3SB_DAT |
| 35  | SMB_1_3V3SB_SL_DAT | 36  | SMB_IPMB_3V3SB_CLK |
| 37  | SMB_1_3V3SB_MS_CLK | 38  | SMB_0_3V3SB_MS_CLK |
| 39  | SMB_1_3V3SB_INT    | 40  | SMB_0_3V3SB_INT    |
| 41  | P3V3_AUX           | 42  | SMB_0_3V3SB_MS_DAT |
| 43  | SPB_IMM_DSR_N      | 44  | SMB_0_3V3SB_SL_DAT |
| 45  | SPB_IMM_RTS_N      | 46  | P3V3_AUX           |
| 47  | SPB_IMM_CTS_N      | 48  | FM_IMM_PRESENT_N   |
| 49  | SPB_IMM_DCD_N      | 50  | SPB_IMM_DTR_N      |
| 51  | SPB_RI_N           | 52  | SPB_IMM_SIN        |
| 53  | SPB_IMM_SOUT       | 54  | P3V3_AUX           |
| 55  | P3V3_AUX           | 56  | V_LCDDATA7         |
| 57  | V_LCDCNTL3         | 56  | V_LCDDATA6         |
| 59  | P3V3_AUX           | 60  | V_LCDDATA5         |
| 61  | Reserved - NC      | 62  | V_LCDDATA4         |
| 63  | Reserved - NC      | 64  | V_LCDDATA3         |
| 65  | GND                | 66  | V_LCDCNTL1         |
| 67  | V_LCDCNTL0         | 68  | GND                |
| 69  | Reserved - NC      | 70  | V_LCDDATA15        |
| 71  | GND                | 72  | V_LCDDATA714       |
| 73  | V_LCDDATA23        | 74  | V_LCDDATA13        |

| Pin | Signal Name            | Pin | Signal Name           |
|-----|------------------------|-----|-----------------------|
| 75  | V_LCDDATA22            | 76  | V_LCDDATA12           |
| 77  | V_LCDDATA21            | 78  | V_LCDDATA11           |
| 79  | V_LCDDATA20            | 80  | GND                   |
| 81  | V_LCDDATA19            | 82  | V_LCDCNTL2            |
| 83  | GND                    | 84  | V_DVO_DDC_SDA         |
| 85  | FM_MAN_LAN_TYPE1       | 86  | V_DVO_DDC_SCL         |
| 87  | FM_MAN_LAN_TYPE1       | 88  | RST_PS_PWRGD          |
| 89  | Reserved - NC          | 90  | Reserved - NC         |
| 91  | Reserved - NC          | 92  | Reserved - NC         |
| 93  | MII_MDC_RMII_SPARE     | 94  | Reserved - NC         |
| 95  | MII_COL_RMIIB_RXER     | 96  | GND                   |
| 97  | GND                    | 98  | MII_CRS_RMIIB_CRS     |
| 99  | MII_TXER_RMIIB_TXEN    | 100 | MII_TXCLK_RMIIB_RXCLK |
| 101 | MII_MDIO_RMIIB_PRESENT | 102 | GND                   |
| 103 | GND                    | 104 | MII_TXD3_RMIIB_TXD1   |
| 105 | MII_RXD3_RMIIB_RXD1    | 106 | MII_TXD2_RMIIB_TXD0   |
| 107 | MII_RXD2_RMIIB_RXD0    | 108 | GND                   |
| 109 | GND                    | 110 | MII_TXD1_RMIIA_TXD1   |
| 111 | MII_RXD1_RMIIA_RXD1    | 112 | MII_TXD0_RMIIA_TXD0   |
| 113 | MII_RXD0_RMIIA_RXD0    | 114 | GND                   |
| 115 | GND                    | 116 | MII_TXEN_RMIIA_TXEN   |
| 117 | MII_RXCLK              | 118 | MII_RXER_RMIIA_TXER   |
| 119 | MII_RXDV_RMIIA_CRS     | 120 | GND                   |

# 6.3.2 Intel<sup>®</sup> RMM2 NIC Connector (J1B2)

The server board provides an internal 30-pin mezzanine style connector (J1B2) to accommodate a proprietary form factor Intel<sup>®</sup> RMM2 NIC module. The following table details the pin-out of the Intel<sup>®</sup> RMM2 NIC module connector.

Table 52. 30-pin Intel® RMM2 NIC Module Connector Pin-out (J1B2)

| Pin | Signal Name           | Pin | Signal Name            |
|-----|-----------------------|-----|------------------------|
| 1   | FM_MAN_LAN_TYPE2      | 2   | MII_MDC_RMII_SPARE     |
| 3   | FM_MAN_LAN_TYPE1      | 4   | MII_COL_RMIIB_RXER     |
| 5   | GND                   | 6   | GND                    |
| 7   | MII_TXCLK_RMIIB_RXCLK | 8   | MII_TXER_RMIIB_TXEN    |
| 9   | MII_CRS_RMIIB_CRS     | 10  | MII_MDIO_RMIIB_PRESENT |
| 11  | GND                   | 12  | GND                    |
| 13  | MII_TXD2_RMIIB_TXD0   | 14  | MII_RXD3_RMIIB_RXD1    |
| 15  | MII_TXD1_RMIIA_TXD1   | 16  | MII_RXD3_RMIIB_RXD0    |
| 17  | GND                   | 18  | GND                    |
| 19  | MII_TXD3_RMIIB_TXD1   | 20  | MII_RXD1_RMIIA_RXD1    |
| 21  | MII_TXD0_RMIIA_TXD0   | 22  | MII_RXD0_RMIIA_RXD0    |
| 23  | GND                   | 24  | GND                    |
| 25  | MII_TXEN_RMIIA_TXEN   | 26  | MII_RXCLK              |
| 27  | P3V3_AUX              | 28  | P3V3_AUX               |
| 29  | MII_RXER_RMIIA_RXER   | 30  | MII_RXDV_RMIIA_CRS     |

## **6.3.3** IPMB Headers (J1C3, J1C4)

Table 53. IPMB Header Pin-out (J1C3)

| Pin | Signal Name       | Description                   |
|-----|-------------------|-------------------------------|
| 1   | SMB_IPMB_5VSB_DAT | BMC IMB 5V Standby Data Line  |
| 2   | GND               | Ground                        |
| 3   | SMB_IPMB_5VSB_CLK | BMC IMB 5V Standby Clock Line |
| 4   | P5V_STBY          | +5V Standby Power             |

Table 54. IPMB Header Pin-out (J1C4)

| Pin | Signal Name       | Description                   |
|-----|-------------------|-------------------------------|
| 1   | SMB_IPMB_5VSB_DAT | BMC IMB 5V Standby Data Line  |
| 2   | GND               |                               |
| 3   | SMB_IPMB_5VSB_CLK | BMC IMB 5V Standby Clock Line |

## 6.4 Riser Card Slot

The server board has one riser card slot capable of supporting PCI Express\* x16 Gen 2 riser card. The following table shows the pin-out for this riser slot.

Table 55. Riser Card Slot Pin-out (J4B1)

| Pin-Side B | PCI Spec Signal | Pin-Side A | PCI Spec Signal |
|------------|-----------------|------------|-----------------|
| 82         | RSVD            | 82         | GND             |
| 81         | PRSNT2#         | 81         | HSIN15          |
| 80         | GND             | 80         | HSIP15          |
| 79         | HSON15          | 79         | GND             |
| 78         | HSOP15          | 78         | GND             |
| 77         | GND             | 77         | HSIN14          |
| 76         | GND             | 76         | HSIP14          |
| 75         | HSON14          | 75         | GND             |
| 74         | HSOP14          | 74         | GND             |
| 73         | GND             | 73         | HSIN13          |
| 72         | GND             | 72         | HSIP13          |
| 71         | HSON13          | 71         | GND             |
| 70         | HSOP13          | 70         | GND             |
| 69         | GND             | 69         | HSIN12          |
| 68         | GND             | 68         | HSIP12          |
| 67         | HSON12          | 67         | GND             |
| 66         | HSOP12          | 66         | GND             |
| 65         | GND             | 65         | HSIN11          |
| 64         | GND             | 64         | HSIP11          |
| 63         | HSON11          | 63         | GND             |
| 62         | HSOP11          | 62         | GND             |
| 61         | GND             | 61         | HSIN10          |
| 60         | GND             | 60         | HSIP10          |
| 59         | HSON10          | 59         | GND             |

| 58         HSOP10         58         GND           57         GND         57         HSIN9           56         GND         56         HSIN9           55         HSON9         55         GND           54         HSOP9         54         GND           53         GND         53         HSIN8           51         HSON8         51         GND           51         HSON8         51         GND           50         HSOP8         50         RSVD           49         GND         49         GND           48         PRSNT2#         48         HSIN7           47         GND         47         HSIP7           46         HSON7         46         GND           45         HSON7         46         GND           43         GND         43         HSIP6           42         HSON6         42         GND           41         HSOP6         41         GND           40         GND         40         HSIN5           39         GND         39         HSIP5           38         HSON5         38 <td< th=""><th>Pin-Side B</th><th>PCI Spec Signal</th><th>Pin-Side A</th><th>PCI Spec Signal</th></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Pin-Side B | PCI Spec Signal | Pin-Side A | PCI Spec Signal |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------|------------|-----------------|
| 56         GND         56         HSIP9           55         HSON9         55         GND           54         HSOP9         54         GND           53         GND         53         HSIN8           52         GND         52         HSIP8           51         HSON8         51         GND           50         HSOP8         50         RSVD           49         GND         49         GND           48         PRSNT2#         48         HSIN7           47         GND         47         HSIP7           46         HSON7         46         GND           45         HSOP7         45         GND           44         HSON6         42         GND           43         HSIN6         43         HSIN6           43         HSIN6         41         GND           40         GND         41         GND           41         HSON6         42         GND           40         GND         39         HSIP5           38         HSON5         38         GND           37         HSOP5         37                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            |                 |            |                 |
| 55         HSON9         55         GND           54         HSOP9         54         GND           53         GND         53         HSIN8           52         GND         52         HSIP8           51         HSON8         51         GND           50         HSOP8         50         RSVD           49         GND         49         GND           48         PRSNT2#         48         HSIN7           47         GND         47         HSIP7           46         HSON7         46         GND           45         HSOP7         45         GND           44         GND         44         HSIN6           43         GND         43         HSIP6           42         HSON6         42         GND           40         GND         40         HSIN5           39         GND         39         HSIP5           38         HSON5         38         GND           37         HSOP5         37         GND           36         GND         36         HSIN4           35         GND         35         HS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 57         | GND             | 57         | HSIN9           |
| 54         HSOP9         54         GND           53         GND         53         HSIN8           52         GND         52         HSIP8           51         HSON8         51         GND           50         HSOP8         50         RSVD           49         GND         49         GND           48         PRSNT2#         48         HSIN7           47         GND         47         HSIP7           46         HSON7         46         GND           45         HSOP7         45         GND           44         GND         44         HSIN6           43         GND         43         HSIP6           42         HSON6         42         GND           41         HSOP6         41         GND           40         GND         40         HSIN5           39         GND         39         HSIP5           38         HSON5         38         GND           37         HSOP5         37         GND           36         GND         35         HSIP4           34         HSON4         34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 56         | GND             | 56         | HSIP9           |
| 53         GND         53         HSIN8           52         GND         52         HSIP8           51         HSONB         51         GND           50         HSOPB         50         RSVD           49         GND         49         GND           49         GND         49         GND           48         PRSNT2#         48         HSIN7           47         GND         47         HSIP7           46         HSON7         46         GND           44         HSOP7         45         GND           43         GND         43         HSIN6           43         GND         43         HSIP6           42         HSON6         42         GND           40         GND         40         HSIN5           39         GND         39         HSIP5           38         HSON5         38         GND           36         GND         36         HSIN4           35         GND         35         HSIP4           34         HSON4         34         GND           33         HSOP4         33         RS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 55         | HSON9           | 55         | GND             |
| 52         GND         52         HSIP8           51         HSON8         51         GND           50         HSOP8         50         RSVD           49         GND         49         GND           48         PRSNT2#         48         HSIN7           47         GND         47         HSIP7           46         HSON7         46         GND           44         HSOP7         45         GND           44         GND         44         HSIN6           42         HSON6         42         GND           41         HSOP6         41         GND           40         GND         40         HSIN5           39         GND         39         HSIP5           38         HSON6         38         GND           37         HSOP5         37         GND           36         GND         36         HSIN4           35         GND         35         HSIP4           34         HSON4         34         GND           33         HSOP4         33         RSVD           31         PRSNT2#         31         <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 54         | HSOP9           | 54         | GND             |
| 51         HSON8         51         GND           50         HSOP8         50         RSVD           49         GND         49         GND           48         PRSNT2#         48         HSIN7           47         GND         47         HSIP7           46         HSON7         46         GND           45         HSOP7         45         GND           44         GND         44         HSIN6           43         GND         43         HSIP6           41         HSON6         42         GND           41         HSOP6         41         GND           40         GND         40         HSIN5           39         GND         39         HSIP5           38         HSON5         38         GND           37         HSOP5         37         GND           36         GND         36         HSIN4           35         GND         35         HSIP4           34         HSON4         34         GND           33         HSOP4         33         RSVD           30         RSVD         30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 53         | GND             | 53         | HSIN8           |
| 50         HSOP8         50         RSVD           49         GND         49         GND           48         PRSNT2#         48         HSIN7           47         GND         47         HSIP7           46         HSONT         46         GND           45         HSOP7         45         GND           44         GND         44         HSIN6           43         GND         43         HSIP6           42         HSON6         42         GND           41         HSOP6         41         GND           40         GND         40         HSIN5           39         GND         39         HSIP5           38         HSON5         38         GND           37         HSOP5         37         GND           36         GND         36         HSIN4           35         GND         35         HSIP4           34         HSON4         34         GND           33         HSOP4         33         RSVD           31         PRSNT2#         31         GND           30         RSVD         30 <t< td=""><td>52</td><td>GND</td><td>52</td><td>HSIP8</td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 52         | GND             | 52         | HSIP8           |
| 49         GND         49         GND           48         PRSNT2#         48         HSIN7           47         GND         47         HSIP7           46         HSON7         46         GND           45         HSOP7         45         GND           44         GND         44         HSIN6           43         GND         43         HSIP6           42         HSON6         42         GND           41         HSOP6         41         GND           40         GND         40         HSIN5           39         GND         39         HSIP5           38         HSON5         38         GND           36         GND         36         HSIN4           35         GND         35         HSIP4           34         HSON4         34         GND           33         HSOP4         33         RSVD           31         PRSNT2#         31         GND           31         PRSNT2#         31         GND           32         GND         32         RSVD           30         RSVD         30 <t< td=""><td>51</td><td>HSON8</td><td>51</td><td>GND</td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 51         | HSON8           | 51         | GND             |
| 48 PRSNT2# 48 HSIN7 47 GND 47 HSIP7 46 HSON7 46 GND 45 HSOP7 45 GND 44 HSIN6 43 GND 44 HSIN6 43 GND 43 HSIP6 42 HSON6 42 GND 40 GND 40 HSIN5 39 GND 39 HSIP5 38 HSON5 38 GND 37 HSOP5 37 GND 36 GND 35 HSIP4 31 HSON6 39 HSIP4 31 HSON6 39 HSIP5 31 GND 30 HSIN6 31 HSON6 30 HSIN6 31 HSON6 30 HSIN6 32 GND 31 HSIP4 33 HSON6 31 HSON6 31 HSON6 32 RSVD 32 GND 32 RSVD 31 PRSNT2# 31 GND 30 RSVD 30 HSIN3 29 GND 29 HSIP3 28 HSON3 28 GND 27 HSOP3 27 GND 26 GND 26 HSIN2 27 HSOP3 27 GND 28 HSON6 28 GND 29 HSIP3 20 GND 29 HSIP3 21 GND 26 HSIN2 22 GND 26 HSIN2 23 HSOP2 21 GND 24 HSON6 22 HSIN1 25 GND 25 HSIP2 24 HSON6 22 HSIN1 21 GND 21 HSIP1 20 HSON1 20 GND 21 HSIP1 21 GND 21 HSIP1 22 GND 22 HSIN1 23 HSOP2 23 GND 24 GND 25 HSIP1 26 GND 26 HSIN6 27 HSON6 27 HSON6 28 GND 28 HSON6 29 HSIP1 29 HSIP1 20 HSON1 20 GND 21 HSIP1 21 GND 21 HSIP1 22 GND 22 HSIN1 23 HSOP1 19 RSVD 18 GND 18 GND 17 PRSNT2# 17 HSIN0 16 GND 16 HSIP0 15 HSON0 15 GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 50         | HSOP8           | 50         | RSVD            |
| 47         GND         47         HSIP7           46         HSON7         46         GND           45         HSOP7         45         GND           44         GND         44         HSIN6           43         GND         43         HSIP6           42         HSON6         42         GND           41         HSOP6         41         GND           40         GND         40         HSIN5           39         GND         39         HSIP5           38         HSON5         38         GND           36         GND         36         HSIN4           35         GND         36         HSIN4           35         GND         35         HSIP4           34         HSON4         34         GND           32         GND         32         RSVD           31         PRSNT2#         31         GND           30         RSVD         30         HSIN3           29         GND         29         HSIP3           28         HSON3         28         GND           26         GND         26         HSI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 49         | GND             | 49         | GND             |
| 46         HSON7         46         GND           45         HSOP7         45         GND           44         GND         44         HSIN6           43         GND         43         HSIP6           42         HSON6         42         GND           41         HSOP6         41         GND           40         GND         40         HSIN5           39         GND         39         HSIP5           38         HSON5         38         GND           36         GND         36         HSIN4           35         GND         35         HSIP4           34         HSON4         34         GND           35         GND         35         HSIP4           34         HSON4         34         GND           33         HSOP4         33         RSVD           31         PRSNT2#         31         GND           30         RSVD         30         HSIN3           29         GND         29         HSIP3           28         HSON3         28         GND           26         GND         26         H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 48         | PRSNT2#         | 48         | HSIN7           |
| 45         HSOP7         45         GND           44         GND         44         HSIN6           43         GND         43         HSIP6           42         HSON6         42         GND           41         HSOP6         41         GND           40         GND         40         HSIN5           39         GND         39         HSIP5           38         HSON5         38         GND           36         GND         36         HSIN4           35         GND         35         HSIP4           34         HSON4         34         GND           31         HSOP4         33         RSVD           31         PRSNT2#         31         GND           30         RSVD         30         HSIN3           29         GND         29         HSIP3           28         HSON3         28         GND           27         HSOP3         27         GND           26         GND         26         HSIN2           24         HSON2         24         GND           23         HSOP2         23 <td< td=""><td>47</td><td>GND</td><td>47</td><td>HSIP7</td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 47         | GND             | 47         | HSIP7           |
| 44       GND       44       HSIN6         43       GND       43       HSIP6         42       HSON6       42       GND         41       HSOP6       41       GND         40       GND       40       HSIN5         39       GND       39       HSIP5         38       HSON5       38       GND         37       HSOP5       37       GND         36       GND       36       HSIN4         35       GND       35       HSIP4         34       HSON4       34       GND         31       HSOP4       33       RSVD         31       PRSNT2#       31       GND         30       RSVD       30       HSIN3         29       GND       29       HSIP3         28       HSON3       28       GND         27       HSOP3       27       GND         26       GND       26       HSIN2         25       GND       25       HSIP2         24       HSON2       24       GND         25       GND       25       HSIN1         20 <t< td=""><td>46</td><td>HSON7</td><td>46</td><td>GND</td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 46         | HSON7           | 46         | GND             |
| 43 GND 43 HSIP6 42 HSON6 42 GND 41 HSOP6 41 GND 40 GND 40 HSIN5 39 GND 39 HSIP5 38 HSON5 38 GND 36 GND 36 HSIN4 37 HSOP5 37 GND 38 HSON4 34 GND 39 GND 35 HSIP4 34 HSON4 34 GND 32 GND 32 RSVD 31 PRSNT2# 31 GND 30 RSVD 30 HSIN3 29 GND 29 HSIP3 28 HSON3 28 GND 27 HSOP3 27 GND 26 GND 26 HSIN2 27 GND 26 HSIN2 28 HSON2 27 GND 29 GND 29 HSIP3 28 HSON3 28 GND 27 HSOP3 27 GND 28 HSON2 26 HSIN2 29 GND 26 HSIN2 21 GND 22 HSIN1 22 GND 22 HSIN1 23 HSON2 24 GND 24 HSON2 24 GND 25 GND 21 HSIP1 20 HSON1 20 GND 21 HSIP1 20 HSON1 20 GND 21 HSIP1 20 HSON1 20 GND 21 HSIP1 21 GND 22 HSIN1 22 GND 22 HSIN1 23 HSOP2 23 GND 24 HSON2 24 HSIN1 25 GND 21 HSIP1 20 HSON1 20 GND 21 HSIP1 20 HSON1 20 GND 21 HSIP1 21 GND 21 HSIP1 22 GND 21 HSIP1 23 HSOP2 23 GND 24 HSON2 24 HSIN1 25 GND 25 HSIP1 26 GND 27 HSIP1 27 GND 28 HSIP1 28 GND 29 HSIP1 29 GND 20 GND 20 GND 21 HSIP1 20 HSON1 19 RSVD 21 HSIP1 21 GND 21 HSIP1 22 GND 21 HSIP1 23 HSOP1 19 RSVD 24 HSON0 15 GND 25 HSIP0 26 GND 16 HSIP0 27 HSIN0 16 HSIP0 28 GND 16 HSIP0 19 HSOP1 19 RSVD 11 HSIP0 11 HSIP0 11 HSON0 15 GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 45         | HSOP7           | 45         | GND             |
| 42       HSON6       42       GND         41       HSOP6       41       GND         40       GND       40       HSIN5         39       GND       39       HSIP5         38       HSON5       38       GND         37       HSOP5       37       GND         36       GND       36       HSIN4         35       GND       35       HSIP4         34       HSON4       34       GND         32       GND       32       RSVD         31       PRSNT2#       31       GND         30       RSVD       30       HSIN3         29       GND       29       HSIP3         28       HSON3       28       GND         27       HSOP3       27       GND         26       GND       26       HSIN2         25       GND       25       HSIP2         24       HSON2       24       GND         23       HSOP2       23       GND         21       GND       21       HSIP1         20       HSON1       20       GND         19                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 44         | GND             | 44         | HSIN6           |
| 41       HSOP6       41       GND         40       GND       40       HSIN5         39       GND       39       HSIP5         38       HSON5       38       GND         37       HSOP5       37       GND         36       GND       36       HSIN4         35       GND       35       HSIP4         34       HSON4       34       GND         32       GND       32       RSVD         31       PRSNT2#       31       GND         30       RSVD       30       HSIN3         29       GND       29       HSIP3         28       HSON3       28       GND         27       HSOP3       27       GND         26       GND       26       HSIN2         25       GND       25       HSIP2         24       HSON2       24       GND         23       HSOP2       23       GND         21       GND       21       HSIP1         20       HSON1       20       GND         19       HSOP1       19       RSVD         18 <td< td=""><td>43</td><td>GND</td><td>43</td><td>HSIP6</td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 43         | GND             | 43         | HSIP6           |
| 40 GND 40 HSIN5  39 GND 39 HSIP5  38 GND 38 GND  37 HSOP5 37 GND  36 GND 36 HSIN4  35 GND 35 HSIP4  34 HSON4 34 GND  32 GND 32 RSVD  31 PRSNT2# 31 GND  30 RSVD 30 HSIN3  29 GND 29 HSIP3  28 HSON3 28 GND  27 HSOP3 27 GND  26 GND 26 HSIN2  27 GND 26 HSIN2  28 HSON2 27 HSOP3  29 GND 29 HSIP3  20 GND 20 HSIP3  21 GND  22 GND 25 HSIP2  24 HSON2 24 GND  22 GND 22 HSIN1  21 GND 21 HSIP1  20 HSON1 20 GND  19 HSOP1 19 RSVD  18 GND  17 PRSNT2# 17 HSIN0  16 GND 16 HSIP0  15 HSON0 15 GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 42         | HSON6           | 42         | GND             |
| 39 GND 39 HSIP5 38 HSON5 38 GND 37 HSOP5 37 GND 36 GND 36 HSIN4 35 GND 35 HSIP4 34 HSON4 34 GND 32 GND 32 RSVD 31 PRSNT2# 31 GND 30 RSVD 30 HSIN3 29 GND 29 HSIP3 28 HSON3 28 GND 27 HSOP3 27 GND 26 GND 26 HSIN2 27 GND 26 HSIN2 28 HSON2 27 GND 29 GND 29 HSIP3 20 GND 20 HSIP3 21 GND 22 HSIP3 22 GND 25 HSIP2 24 HSON2 24 GND 25 GND 25 HSIP2 24 HSON2 24 GND 25 GND 21 HSIP1 20 HSON1 20 GND 21 HSIP1 20 HSON1 20 GND 21 HSIP1 20 HSON1 20 GND 21 HSIP1 21 GND 21 HSIP1 22 GND 21 HSIP1 23 HSOP2 23 GND 25 HSIP1 26 GND 27 HSIP1 27 GND 28 HSIP1 28 HSON2 29 HSIN1 29 GND 20 GND 20 GND 21 HSIP1 21 GND 21 HSIP1 22 GND 21 HSIP1 23 HSOP1 19 RSVD 38 GND 39 HSIP5 39 GND 39 HSIP5 30 GND 39 HSIP5 30 GND 31 HSIP1 31 HSIP1 32 GND 33 HSOP1 19 RSVD 34 GND 35 GND 36 GND 37 HSIN0 38 GND 38 GND 39 HSIP5 30 HSIP5 31 HSIP1 32 GND 33 HSIP5 34 GND 35 HSIP5 36 GND 36 GND 37 HSIP1 38 GND 38 GND 38 GND 38 GND 39 HSIP5 30 HSIP5 30 HSIP5 31 HSIP1 32 GND 31 HSIP1 32 GND 33 HSIP5 34 GND 35 GND 36 GND 37 HSIP5 38 GND 38 | 41         | HSOP6           | 41         | GND             |
| 38         HSON5         38         GND           37         HSOP5         37         GND           36         GND         36         HSIN4           35         GND         35         HSIP4           34         HSON4         34         GND           33         HSOP4         33         RSVD           31         PRSNT2#         31         GND           30         RSVD         30         HSIN3           29         GND         29         HSIP3           28         HSON3         28         GND           27         HSOP3         27         GND           26         GND         26         HSIN2           25         GND         25         HSIP2           24         HSON2         24         GND           23         HSOP2         23         GND           21         GND         21         HSIP1           20         HSON1         20         GND           19         HSOP1         19         RSVD           18         GND         18         GND           15         HSON0         15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 40         | GND             | 40         | HSIN5           |
| 37         HSOP5         37         GND           36         GND         36         HSIN4           35         GND         35         HSIP4           34         HSON4         34         GND           33         HSOP4         33         RSVD           31         PRSNT2#         31         GND           30         RSVD         30         HSIN3           29         GND         29         HSIP3           28         HSON3         28         GND           26         GND         26         HSIN2           25         GND         26         HSIN2           25         GND         25         HSIP2           24         HSON2         24         GND           23         HSOP2         23         GND           21         GND         21         HSIP1           20         HSON1         20         GND           19         HSOP1         19         RSVD           18         GND         18         GND           17         PRSNT2#         17         HSIN0           16         GND         16 <t< td=""><td>39</td><td>GND</td><td>39</td><td>HSIP5</td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 39         | GND             | 39         | HSIP5           |
| 36         GND         36         HSIN4           35         GND         35         HSIP4           34         HSON4         34         GND           33         HSOP4         33         RSVD           31         PRSNT2#         31         GND           30         RSVD         30         HSIN3           29         GND         29         HSIP3           28         HSON3         28         GND           27         HSOP3         27         GND           26         GND         26         HSIN2           25         GND         25         HSIP2           24         HSON2         24         GND           23         HSOP2         23         GND           22         GND         22         HSIN1           21         GND         21         HSIP1           20         HSON1         20         GND           19         HSOP1         19         RSVD           18         GND         18         GND           17         PRSNT2#         17         HSIN10           16         GND         16         <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 38         | HSON5           | 38         | GND             |
| 35         GND         35         HSIP4           34         HSON4         34         GND           33         HSOP4         33         RSVD           32         GND         32         RSVD           31         PRSNT2#         31         GND           30         RSVD         30         HSIN3           29         GND         29         HSIP3           28         HSON3         28         GND           27         HSOP3         27         GND           26         GND         26         HSIN2           25         GND         25         HSIP2           24         HSON2         24         GND           23         HSOP2         23         GND           21         GND         21         HSIP1           20         HSON1         20         GND           19         HSOP1         19         RSVD           18         GND         18         GND           17         PRSNT2#         17         HSIN10           16         GND         16         HSIP2           15         HSON0         15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 37         | HSOP5           | 37         | GND             |
| 34       HSON4       34       GND         33       HSOP4       33       RSVD         32       GND       32       RSVD         31       PRSNT2#       31       GND         30       RSVD       30       HSIN3         29       GND       29       HSIP3         28       HSON3       28       GND         27       HSOP3       27       GND         26       GND       26       HSIN2         25       GND       25       HSIP2         24       HSON2       24       GND         23       HSOP2       23       GND         21       GND       21       HSIP1         20       HSON1       20       GND         19       HSOP1       19       RSVD         18       GND       18       GND         16       GND       16       HSIP0         15       HSON0       15       GND         14       HSOP0       14       REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 36         | GND             | 36         | HSIN4           |
| 33 HSOP4 32 RSVD 32 GND 32 RSVD 31 PRSNT2# 31 GND 30 RSVD 30 HSIN3 29 GND 29 HSIP3 28 HSON3 28 GND 27 HSOP3 27 GND 26 GND 26 HSIN2 25 GND 25 HSIP2 24 HSON2 24 GND 23 HSOP2 23 GND 22 GND 22 HSIN1 21 GND 21 HSIP1 20 HSON1 20 GND 19 HSOP1 19 RSVD 18 GND 18 GND 17 PRSNT2# 17 HSIN0 16 GND 15 GND 11 HSOP0 14 REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 35         | GND             | 35         | HSIP4           |
| 32 GND 32 RSVD 31 PRSNT2# 31 GND 30 RSVD 30 HSIN3 29 GND 29 HSIP3 28 HSON3 28 GND 27 HSOP3 27 GND 26 GND 26 HSIN2 25 GND 25 HSIP2 24 HSON2 24 GND 23 HSOP2 23 GND 22 GND 22 HSIN1 21 GND 21 HSIP1 20 HSON1 20 GND 19 HSOP1 19 RSVD 18 GND 16 HSIP0 16 GND 16 HSIP0 16 GND 16 HSIP0 17 PRSNT2# 17 HSIN0 16 GND 16 HSIP0 17 HSON0 15 GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 34         | HSON4           | 34         | GND             |
| 31 PRSNT2# 31 GND 30 RSVD 30 HSIN3 29 GND 29 HSIP3 28 HSON3 28 GND 27 HSOP3 27 GND 26 GND 26 HSIN2 25 GND 25 HSIP2 24 HSON2 24 GND 23 HSOP2 23 GND 22 GND 21 HSIN1 21 GND 21 HSIP1 20 HSON1 20 GND 19 HSOP1 19 RSVD 18 GND 18 GND 17 PRSNT2# 17 HSIN0 16 GND 15 GND 14 HSOP0 14 REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 33         | HSOP4           | 33         | RSVD            |
| 30 RSVD 30 HSIN3 29 GND 29 HSIP3 28 HSON3 28 GND 27 HSOP3 27 GND 26 GND 26 HSIN2 25 GND 25 HSIP2 24 HSON2 24 GND 23 HSOP2 23 GND 22 GND 22 HSIN1 21 GND 21 HSIP1 20 HSON1 20 GND 19 HSOP1 19 RSVD 18 GND 18 GND 17 PRSNT2# 17 HSIN0 16 GND 15 HSON0 15 GND 14 HSOP0 14 REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 32         | GND             | 32         | RSVD            |
| 29       GND       29       HSIP3         28       HSON3       28       GND         27       HSOP3       27       GND         26       GND       26       HSIN2         25       GND       25       HSIP2         24       HSON2       24       GND         23       HSOP2       23       GND         22       GND       22       HSIN1         21       GND       21       HSIP1         20       HSON1       20       GND         19       HSOP1       19       RSVD         18       GND       18       GND         17       PRSNT2#       17       HSIN0         16       GND       16       HSIP0         15       HSON0       15       GND         14       HSOP0       14       REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 31         | PRSNT2#         | 31         | GND             |
| 28       HSON3       28       GND         27       HSOP3       27       GND         26       GND       26       HSIN2         25       GND       25       HSIP2         24       HSON2       24       GND         23       HSOP2       23       GND         22       GND       21       HSIP1         20       HSON1       20       GND         19       HSOP1       19       RSVD         18       GND       18       GND         17       PRSNT2#       17       HSIN0         16       GND       16       HSIP0         15       HSON0       15       GND         14       HSOP0       14       REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 30         | RSVD            | 30         | HSIN3           |
| 27       HSOP3       27       GND         26       GND       26       HSIN2         25       GND       25       HSIP2         24       HSON2       24       GND         23       HSOP2       23       GND         22       GND       21       HSIP1         20       HSON1       20       GND         19       HSOP1       19       RSVD         18       GND       18       GND         17       PRSNT2#       17       HSIN0         16       GND       16       HSIP0         15       HSON0       15       GND         14       HSOP0       14       REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 29         | GND             | 29         | HSIP3           |
| 26       GND       26       HSIN2         25       GND       25       HSIP2         24       HSON2       24       GND         23       HSOP2       23       GND         22       GND       22       HSIN1         21       GND       21       HSIP1         20       HSON1       20       GND         19       HSOP1       19       RSVD         18       GND       18       GND         17       PRSNT2#       17       HSIN0         16       GND       16       HSIP0         15       HSON0       15       GND         14       HSOP0       14       REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 28         | HSON3           | 28         | GND             |
| 25       GND       25       HSIP2         24       HSON2       24       GND         23       HSOP2       23       GND         22       GND       22       HSIN1         21       GND       21       HSIP1         20       HSON1       20       GND         19       HSOP1       19       RSVD         18       GND       18       GND         17       PRSNT2#       17       HSIN0         16       GND       16       HSIP0         15       HSON0       15       GND         14       HSOP0       14       REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 27         | HSOP3           | 27         | GND             |
| 24       HSON2       24       GND         23       HSOP2       23       GND         22       GND       22       HSIN1         21       GND       21       HSIP1         20       HSON1       20       GND         19       HSOP1       19       RSVD         18       GND       18       GND         17       PRSNT2#       17       HSIN0         16       GND       16       HSIP0         15       HSON0       15       GND         14       HSOP0       14       REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 26         | GND             | 26         | HSIN2           |
| 23       HSOP2       23       GND         22       GND       22       HSIN1         21       GND       21       HSIP1         20       HSON1       20       GND         19       HSOP1       19       RSVD         18       GND       18       GND         17       PRSNT2#       17       HSIN0         16       GND       16       HSIP0         15       HSON0       15       GND         14       HSOP0       14       REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 25         | GND             | 25         | HSIP2           |
| 22       GND       22       HSIN1         21       GND       21       HSIP1         20       HSON1       20       GND         19       HSOP1       19       RSVD         18       GND       18       GND         17       PRSNT2#       17       HSIN0         16       GND       16       HSIP0         15       HSON0       15       GND         14       HSOP0       14       REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 24         | HSON2           | 24         | GND             |
| 21       GND       21       HSIP1         20       HSON1       20       GND         19       HSOP1       19       RSVD         18       GND       18       GND         17       PRSNT2#       17       HSIN0         16       GND       16       HSIP0         15       HSON0       15       GND         14       HSOP0       14       REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 23         | HSOP2           | 23         | GND             |
| 20       HSON1       20       GND         19       HSOP1       19       RSVD         18       GND       18       GND         17       PRSNT2#       17       HSIN0         16       GND       16       HSIP0         15       HSON0       15       GND         14       HSOP0       14       REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 22         | GND             | 22         | HSIN1           |
| 19       HSOP1       19       RSVD         18       GND       18       GND         17       PRSNT2#       17       HSIN0         16       GND       16       HSIP0         15       HSON0       15       GND         14       HSOP0       14       REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 21         | GND             | 21         | HSIP1           |
| 18     GND       17     PRSNT2#       16     GND       15     HSON0       14     HSOP0       18     GND       17     HSIN0       16     HSIP0       15     GND       14     REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 20         | HSON1           | 20         | GND             |
| 17     PRSNT2#     17     HSIN0       16     GND     16     HSIP0       15     HSON0     15     GND       14     HSOP0     14     REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 19         | HSOP1           | 19         | RSVD            |
| 16     GND     16     HSIP0       15     HSON0     15     GND       14     HSOP0     14     REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 18         | GND             | 18         | GND             |
| 15 HSON0 15 GND<br>14 HSOP0 14 REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 17         | PRSNT2#         | 17         | HSIN0           |
| 14 HSOP0 14 REFCLK-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 16         | GND             | 16         | HSIP0           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 15         | HSON0           | 15         | GND             |
| 13 GND 13 REFCLK+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 14         | HSOP0           | 14         | REFCLK-         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 13         | GND             | 13         | REFCLK+         |
| 12 RSVD 12 GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 12         | RSVD            | 12         | GND             |
| KEY KEY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | KEY        |                 | KEY        |                 |

| Pin-Side B | PCI Spec Signal | Pin-Side A | PCI Spec Signal |
|------------|-----------------|------------|-----------------|
| KEY        |                 | KEY        |                 |
| 11         | WAKE#           | 11         | PWRGD           |
| 10         | 3.3V AUX        | 10         | 3.3V            |
| 9          | JTAG1           | 9          | 3.3V            |
| 8          | 3.3V            | 8          | JTAG5           |
| 7          | GND             | 7          | JTAG4           |
| 6          | SMDAT           | 6          | JTAG3           |
| 5          | SMCLK           | 5          | JTAG2           |
| 4          | GND             | 4          | GND             |
| 3          | RSVD            | 3          | 12V             |
| 2          | 12V             | 2          | 12V             |
| 1          | 12V             | 1          | PRSNT1#         |

# 6.5 SSI Control Panel Connector (J3H2)

The server board provides a 24-pin SSI control panel connector (J3H2) for use with non-Intel chassis. The following table provides the pin-out for this connector.

Pin Signal Name Pin Signal Name 1 P3V3 STBY 2 P3V3 STBY P5V STBY 3 Key 4 FP PWR LED FP ID LED 6 5 P3V3 7 8 LED STATUS GREEN 9 HDD LED ACT LED STATUS AMBER 10 FP\_PWR\_BTN 11 12 NIC1\_ACT\_LED 13 GND 14 NIC1 LINK LED SMB SN 3V3SB DAT 15 **BMC Reset Button** 16 SMB\_SN\_3V3SB\_CLK 17 GND 18 FP CHASSIS INTRU 19 FP ID BTN 20 TEMP SENSOR NIC2\_ACT\_LED 21 22 23 FP NMI BTN 24 NIC2 LINK LED

Table 56. SSI Standard 24-pin Control Panel Connector Pin-out (J3H2)

Combined system BIOS and the BMC support provide the functionality of the various supported control panel buttons and LEDs. The following sections describe the supported functionality of each control panel feature.

**Note:** Control panel features are also routed through the bridge board connector at location J4G1, as is implemented in Intel<sup>®</sup> Server Systems configured using a bridge board and a hot-swap backplane.

#### 6.5.1 Power Button

The BIOS supports a front control panel power button. Pressing the power button initiates a request that the BMC forwards to the ACPI power state machines in the chipset. It is monitored by the BMC and does not directly control power on the power supply.

#### Power Button — Off to On

The BMC monitors the power button and the wake up event signals from the chipset. A transition from either source results in the BMC starting the power-up sequence. Since the processors are not executing, the BIOS does not participate in this sequence. The hardware receives the power good and reset signals from the BMC and then transitions to an ON state.

### • Power Button — On to Off (operating system absent)

The System Control Interrupt (SCI) is masked. The BIOS sets up the power button event to generate an SMI and checks the power button status bit in the ACPI hardware registers when an SMI occurs. If the status bit is set, the BIOS sets the ACPI power state of the machine in the chipset to the OFF state. The BMC monitors power state signals from the chipset and de-asserts PS\_PWR\_ON to the power supply. As a safety mechanism, the BMC automatically powers off the system in 4 to 5 seconds if the BIOS fails to service the request.

#### • Power Button — On to Off (operating system present)

If an ACPI operating system is running, pressing the power button switch generates a request via SCI to the operating system to shutdown the system. The operating system retains control of the system and operating system policy determines the sleep state into which the system transitions, if any. Otherwise the BIOS turns off the system.

#### 6.5.2 Reset Button

The platform supports a front control panel reset button. Pressing the reset button initiates a request that is forwarded by the BMC to the chipset. The BIOS does not affect the behavior of the reset button.

#### 6.5.3 NMI Button

The BIOS supports a front control panel NMI button. The NMI button may not be provided on all front panel designs. Pressing the NMI button initiates a request that causes the BMC to generate an NMI (non-maskable interrupt). The NMI is captured by the BIOS during boot services time, and by the operating system during Runtime. During boot services time, the BIOS halts the system upon detection of the NMI.

## 6.5.4 Chassis Identify Button

The front panel chassis identify button toggles the state of the chassis ID LED. If the LED is off, then pushing the ID button lights the LED. It remains lit until the button is pushed again or until a *Chassis Identify* or a *Chassis Identify* LED command is received to change the state of the LED.

Revision 2.01 121

Intel order number: D92944-006

#### 6.5.5 Power LED

The green power LED is active when system DC power is on. The power LED is controlled by the BIOS. The power LED reflects a combination of the state of system (DC) power and the system ACPI state. Table 57 shows the states that can be assumed.

**Table 57. Power LED Indicator States** 

| State     | ACPI | Power LED   |
|-----------|------|-------------|
| Power off | No   | Off         |
| Power on  | No   | Solid on    |
| S4 / S5   | Yes  | Off         |
| S1 Sleep  | Yes  | ~1 Hz blink |
| S0        | Yes  | Solid on    |

## 6.5.6 System Status LED

**Note:** The system status LED state shows the state for the current, most severe fault. For example, if there was a critical fault due to one source and a non-critical fault due to another source, the system status LED state would be solid on (the state for the critical fault).

The system status LED is a bicolor LED. Green (status) is used to show a normal operation state or a degraded operation. Amber (fault) shows the system hardware state and over-rides the green status.

The BMC-detected state and the state from other controllers, such as the SCSI / SATA hot-swap controller state, is included in the LED state. For fault states that are monitored by BMC sensors, the contribution to the LED state follows the associated sensor state, with the priority going to the most critical state that is currently asserted.

When the server is powered down (transitions to the DC-off state or S5), the BMC is still on standby power and retains the sensor and front panel status LED state established prior to the power-down event.

The following table maps the system state to the LED state.

**Table 58. System Status LED Indicator States** 

| Color | State       | System Status | Description                                                                                                                                                                                                                                       |  |
|-------|-------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Green | Solid on    | Ok            | System ready                                                                                                                                                                                                                                      |  |
| Green | ~1 Hz blink | Degraded      | System degraded:                                                                                                                                                                                                                                  |  |
|       |             |               | BIOS detected                                                                                                                                                                                                                                     |  |
|       |             |               | 5. Unable to use all of the installed memory (more than one DIMM installed).1                                                                                                                                                                     |  |
|       |             |               | 6. Correctable errors over a threshold of 10 and migrating to a spare DIMM (memory sparing). This indicates that the user no longer has spared DIMMs indicating a redundancy lost condition. Corresponding DIMM LED should light up. <sup>1</sup> |  |
|       |             |               | 7. In mirrored configuration, when memory mirroring takes place and system loses memory redundancy. This is not covered by (2). 1                                                                                                                 |  |
|       |             |               | 8. PCI Express* correctable link errors.                                                                                                                                                                                                          |  |
|       |             |               | BMC detected                                                                                                                                                                                                                                      |  |
|       |             |               | 7. Redundancy loss such as power-supply or fan. Applies only if the associated platform sub-system has redundancy capabilities.                                                                                                                   |  |
|       |             |               | 8. CPU disabled – if there are 2 CPUs and 1 CPU is disabled                                                                                                                                                                                       |  |
|       |             |               | Fan alarm – Fan failure. Number of operational fans should be more than minimum number needed to cool the system                                                                                                                                  |  |
|       |             |               | 10. Non-critical threshold crossed – Temperature, voltage, power nozzle, power gauge, and PROCHOT <sup>2</sup> (Therm Ctrl) sensors.                                                                                                              |  |
|       |             |               | 11. Battery failure                                                                                                                                                                                                                               |  |
|       |             |               | 12. Predictive failure when the system has redundant power supplies                                                                                                                                                                               |  |
|       |             |               |                                                                                                                                                                                                                                                   |  |
| Amber | ~1 Hz blink | Non-Fatal     | Non-fatal alarm – system is likely to fail:                                                                                                                                                                                                       |  |
|       |             |               | BIOS Detected                                                                                                                                                                                                                                     |  |
|       |             |               | 6. In non-sparing and non-mirroring mode if the threshold of ten correctable errors is crossed within the window <sup>1</sup>                                                                                                                     |  |
|       |             |               | 7. PCI Express* uncorrectable link errors.                                                                                                                                                                                                        |  |
|       |             |               | BMC Detected                                                                                                                                                                                                                                      |  |
|       |             |               | 8. Critical threshold crossed – Voltage, temperature, power nozzle, power gauge, and PROCHOT (Therm Ctrl) sensors.                                                                                                                                |  |
|       |             |               | 9. VRD Hot asserted                                                                                                                                                                                                                               |  |
|       |             |               | 10. Minimum number of fans to cool the system not present or failed                                                                                                                                                                               |  |
| Amber | Solid on    | Fatal         | Fatal alarm – system has failed or shutdown:                                                                                                                                                                                                      |  |
|       |             |               | BIOS Detected                                                                                                                                                                                                                                     |  |
|       |             |               | 4. DIMM failure when there is one DIMM present, no good memory present <sup>1</sup>                                                                                                                                                               |  |
|       |             |               | 5. Run-time memory uncorrectable error in non-redundant mode <sup>1</sup>                                                                                                                                                                         |  |
|       |             |               | CPU configuration error (for instance, processor stepping mismatch).                                                                                                                                                                              |  |
|       |             |               | BMC Detected                                                                                                                                                                                                                                      |  |
|       |             |               | 6. CPU IERR signal asserted                                                                                                                                                                                                                       |  |
|       |             |               | 7. CPU 1 is missing                                                                                                                                                                                                                               |  |
|       |             |               | 8. CPU THERMTRIP                                                                                                                                                                                                                                  |  |
|       |             |               | 9. No power good – power fault                                                                                                                                                                                                                    |  |
|       |             |               | Power Unit Redundancy sensor – Insufficient resources offset (indicates not enough power supplies present)                                                                                                                                        |  |
| Off   | N/A         | Not ready     | AC power off                                                                                                                                                                                                                                      |  |

**Note 1**: BIOS detects these conditions and sends a *Set Fault Indication* command to the BMC to provide the contribution to the system status LED.

Note 2: Support for upper non-critical is not provided in default SDR configuration. However if a user does enable this threshold in the SDR, then the system status LED should behave as described.

#### 6.5.7 Chassis ID LED

The chassis ID LED provides a visual indication of a system being serviced. The state of the chassis ID LED is affected by three things:

- It is toggled by the chassis ID button
- It can be controlled by the Chassis Identify command (IPMI)
- It can be controlled by the Chassis Identify LED command (OEM)

Table 59. Chassis ID LED Indicator States

| State                       | LED State   |
|-----------------------------|-------------|
| Identify active via button  | Solid on    |
| Identify active via command | ~1 Hz blink |
| Off                         | Off         |

There is no precedence or lock-out mechanism for the control sources. When a new request arrives, all previous requests are terminated. For example, if the chassis ID LED is blinking and the chassis ID button is pressed, then the chassis ID LED changes to solid on. If the button is pressed again, with no intervening commands, the chassis ID LED turns off.

# 6.6 Bridge Board Connector (J4G1)

For use in supported Intel<sup>®</sup> Server Chassis, the server board provides a 120-pin high-density bridge board connector (J4G1) to route control panel, mid-plane, and backplane signals from the server board to the specified system board. The following table provides the pin-outs for this connector.

Table 60. 120-pin Bridgeboard Connector Pin-out (J4G1)

| Pin                 | Signal Name         | Pin | Signal Name          |
|---------------------|---------------------|-----|----------------------|
| A1                  | SMB_HOST_3V3_CLK    | B1  | GND                  |
| A2                  | SMB HOST 3V3 DAT    | B2  | PE1 ESB TXN C<3>     |
| A3                  | FM_BRIDGE_PRESENT_N | В3  | PE1_ESB_TXP_C<3>     |
| A4                  | GND                 | B4  | GND                  |
| A5                  | PE1_ESB_RXN_C<3>    | B5  | PE_WAKE_N            |
| A6                  | PE1_ESB_RXP_C<3>    | B6  | GND                  |
| A7                  | GND                 | B7  | PE1_ESB_TXN_C<2>     |
| A8                  | FM_FAN_D_PRSNT6     | B8  | PE1_ESB_TXP_C<2>     |
| A9                  | GND                 | B9  | GND                  |
| A10                 | PE1_ESB_RXN_C<2>    | B10 | FM_FAN_D_PRSNT5      |
| A11                 | PE1_ESB_RXP_C<2>    | B11 | GND                  |
| A12                 | GND                 | B12 | PE1_ESB_TXN_C<1>     |
| A13                 | FM_FAN_D_PRSNT4     | B13 | PE1_ESB_TXP_C<1>     |
| A14                 | GND                 | B14 | GND                  |
| A15                 | PE1_ESB_RXN_C<1>    | B15 | RST_MP_PWRGD         |
| A16                 | PE1_ESB_RXP_C<1>    | B16 | GND                  |
| A17                 | GND                 | B17 | PE1_ESB_TXN_C<0>     |
| A18                 | FM_RAID_PRESENT     | B18 | PE1_ESB_TXP_C<0>     |
| A19                 | GND                 | B19 | GND                  |
| A20                 | PE1_ESB_RXN_C<0>    | B20 | FM_RAID_MODE         |
| A21                 | PE1_ESB_RXP_C<0>    | B21 | GND                  |
| A22                 | GND                 | B22 | CLK_100M_SRLAKE_N    |
| A23                 | FM_FAN_D_PRSNT1     | B23 | CLK_100M_SRLAKE_P    |
| A24                 | FM_FAN_D_PRSNT3     | B24 | GND                  |
| A25                 | FM_FAN_D_PRSNT2     | B25 | SGPIO_DATAOUT1_R     |
| A26                 | GND                 | B26 | SGPIO_DATAOUT0_R     |
| A27                 | USB_ESB_P4P         | B27 | SGPIO_LOAD_R         |
| A28                 | USB_ESB_P4N         | B28 | SGPIO_CLOCK_N        |
| A29                 | GND                 | B29 | GND                  |
| A30                 | USB_ESB_OC_N<4>     | B30 | USB_ESB_P2P          |
| A31                 | USB_ESB_OC_N<3>     | B31 | USB_ESB_P2N          |
| A32                 | GND                 | B32 | GND                  |
| A33                 | USB_ESB_P3P         | B33 | USB_ESB_OC_N<2>      |
| A34                 | USB_ESB_P3N         | B34 | NIC1_LINK_LED_N      |
| A35                 | GND                 | B35 | NIC1_ACT_LED_N       |
| A36                 | FP_NMI_BTN_N        | B36 | LED_STATUS_GREEN_R1  |
| KEY                 |                     | KEY |                      |
| A37                 | BMC_RST_BTN_N       | B37 | NIC2_LINK_LED_N      |
| A38                 | FP_PWR_BTN_N        | B38 | NIC2_ACT_LED_N       |
| A39                 | FP_ID_BTN           | B39 | LED_STATUS_AMBER_R1  |
| A40                 | GND                 | B40 | GND                  |
| A41                 | SMB_IPMB_ 5VSB_SDA  | B41 | SMB_SN_3V3SB_DAT_BUF |
| A42                 | SMB_IPMB_5VSB_CLK   | B42 | SMB_SN_3V3SB_CLK_BUF |
| A43                 | GND                 | B43 | GND                  |
| A44                 | LED_ HDD_ACTIVITY_N | B44 | V_IO_HSYNC2_BUF_FP   |
| A45                 | P3V3                | B45 | V_IO_VSYNC2_BUF_FP   |
| / \- <del>T</del> U |                     |     |                      |

| Pin | Signal Name        | Pin | Signal Name        |
|-----|--------------------|-----|--------------------|
| A47 | P3V3_STBY          | B47 | V_IO_BLUE_CONN_FP  |
| A48 | FP_ID_LED_R1_N     | B48 | V_IO_GREEN_CONN_FP |
| A49 | FM_SIO_TEMP_SENSOR | B49 | V_IO_RED_CONN_FP   |
| A50 | LED_FAN3_FAULT     | B50 | GND                |
| A51 | LED_FAN2_FAULT     | B51 | LED_FAN10_FAULT    |
| A52 | LED_FAN1_FAULT     | B52 | LED_FAN5_FAULT     |
| A53 | FAN_PWM_CPU1       | B53 | LED_FAN4_FAULT     |
| A54 | GND                | B54 | FAN_IO_PWM         |
| A55 | FAN_PWM_CPU2       | B55 | GND                |
| A56 | PCI_FAN_TACH9      | B56 | PCI_FAN_TACH10     |
| A57 | FAN_TACH7          | B57 | FAN_TACH8          |
| A58 | FAN_TACH5          | B58 | FAN_TACH6          |
| A59 | FAN_TACH3_H7       | B59 | FAN_TACH4_H7       |
| A60 | FAN_TACH1_H7       | B60 | FAN_TACH2_H7       |

# 6.7 I/O Connector Pin-out Definition

## 6.7.1 VGA Connector (J6A1)

The following table details the pin-out definition of the VGA connector (J6A1).

Table 61. VGA Connector Pin-out (J6A1)

| Pin | Signal Name     | Description                   |
|-----|-----------------|-------------------------------|
| 1   | V_IO_R_CONN     | Red (analog color signal R)   |
| 2   | V_IO_G_CONN     | Green (analog color signal G) |
| 3   | V_IO_B_CONN     | Blue (analog color signal B)  |
| 4   | TP_VID_CONN_B4  | No connection                 |
| 5   | GND             | Ground                        |
| 6   | GND             | Ground                        |
| 7   | GND             | Ground                        |
| 8   | GND             | Ground                        |
| 9   | TP_VID_CONN_B9  | No Connection                 |
| 10  | GND             | Ground                        |
| 11  | TP_VID_CONN_B11 | No connection                 |
| 12  | V_IO_DDCDAT     | DDCDAT                        |
| 13  | V_IO_HSYNC_CONN | HSYNC (horizontal sync)       |
| 14  | V_IO_VSYNC_CONN | VSYNC (vertical sync)         |
| 15  | V_IO_DDCCLK     | DDCCLK                        |

#### 6.7.2 NIC Connectors

The server board provides two RJ45 NIC connectors oriented side by side on the back edge of the board (JA8A1, JA8A2). The pin-out for each connector is identical and is defined in the following table.

Table 62. RJ-45 10/100/1000 NIC Connector Pin-out (JA8A1, JA8A2)

| Pin     | Signal Name            |
|---------|------------------------|
| 1       | GND                    |
| 2       | P1V8_NIC               |
| 3       | NIC_MDI3P              |
| 4       | NIC_MDI3N              |
| 5       | NIC_MDI2P              |
| 6       | NIC_MDI2N              |
| 7       | NIC_MDI1P              |
| 8       | NIC_MDI1N              |
| 9       | NIC_MDI0P              |
| 10      | NIC_MDI0N              |
| 11 (D1) | NIC_LINKA_1000_N (LED) |
| 12 (D2) | NIC_LINKA_100_N (LED)  |
| 13 (D3) | NIC_ACT_LED_N          |
| 14      | NIC_LINK_LED_N         |
| 15      | GND                    |
| 16      | GND                    |

## 6.7.3 IDE Connector (J3G2)

The server board includes an IDE connector to access the single IDE channel from the ESB2-E IO controller hub. The design intent for this connector is to provide IDE support for a single slimline optical drive, such as CDROM or DVD. The connector is not a standard 40-pin IDE connector, instead it has 44 pins providing support for both power and IO signals. The pin-out for this connector is defined in the following table.

Table 63. 44-pin IDE Connector Pin-out (J3G2)

| Pin | Signal Name       | Pin | Signal Name    |
|-----|-------------------|-----|----------------|
| 1   | ESB_PLT_RST_IDE_N | 2   | GND            |
| 3   | RIDE_DD_7         | 4   | RIDE_DD_8      |
| 5   | RIDE_DD_6         | 6   | RIDE_DD_9      |
| 7   | RIDE_DD_5         | 8   | RIDE_DD_10     |
| 9   | RIDE_DD_4         | 10  | RIDE_DD_11     |
| 11  | RIDE_DD_3         | 12  | RIDE_DD_12     |
| 13  | RIDE_DD_2         | 14  | RIDE_DD_13     |
| 15  | RIDE_DD_1         | 16  | RIDE_DD_14     |
| 17  | RIDE_DD_0         | 18  | RIDE_DD_15     |
| 19  | GND               | 20  | KEY            |
| 21  | RIDE_DDREQ        | 22  | GND            |
| 23  | RIDE_DIOW_N       | 24  | GND            |
| 25  | RIDE_DIOR_N       | 26  | GND            |
| 27  | RIDE_PIORDY       | 28  | GND            |
| 29  | RIDE_DDACK_N      | 30  | GND            |
| 31  | IRQ_IDE           | 32  | TP_PIDE_32     |
| 33  | RIDE_DA1          | 34  | IDE_PRI_CBLSNS |
| 35  | RIDE_DA0          | 36  | RIDE_DA2       |
| 37  | RIDE_DCS1_N       | 38  | RIDE_DCS3_N    |
| 39  | LED_IDE_N         | 40  | GND            |
| 41  | P5V               | 42  | P5V            |

| Pin | Signal Name | Pin | Signal Name |
|-----|-------------|-----|-------------|
| 43  | GND         | 44  | GND         |

# 6.7.4 Intel® I/O Expansion Module Connector (J3B1)

The server board provides an internal 50-pin mezzanine style connector (J3B1) to accommodate proprietary form factor Intel<sup>®</sup> I/O Expansion Modules, which expand the IO capabilities of the server board without sacrificing an add-in slot from the riser cards. There are three IO modules for use on this server board: external 4 port SAS, dual Gb NIC, and Infiniband\*. For more detail on the supported IO modules, please refer to the Intel<sup>®</sup> Server Board S500PAL/S5000XAL IO Module Hardware Specification. The following table details the pin-out of the Intel<sup>®</sup> I/O Expansion Module connector.

Table 64. 50-pin Intel® I/O Expansion Module Connector Pin-out (J3B1)

| Pin | Signal Name        | Pin | Signal Name              |
|-----|--------------------|-----|--------------------------|
| 1   | P3V3_AUX           | 2   | P3V3_AUX                 |
| 3   | PE_RST_IO_MODULE_N | 4   | GND                      |
| 5   | GND                | 6   | PE2_ESB_RXP_C<0>         |
| 7   | GND                | 8   | PE2_ESB_RXN_C<0>         |
| 9   | PE2_ESB_TXP_C<0>   | 10  | GND                      |
| 11  | PE2_ESB_TXN_C<0>   | 12  | GND                      |
| 13  | GND                | 14  | PE2_ESB_RXP_C<1>         |
| 15  | GND                | 16  | PE2_ESB_RXN_C<1>         |
| 17  | PE2_ESB_TXP_C<1>   | 18  | GND                      |
| 19  | PE2_ESB_TXN_C<1>   | 20  | GND                      |
| 21  | GND                | 22  | PE2_ESB_RXP_C<2>         |
| 22  | GND                | 24  | PE2_ESB_RXN_C<2>         |
| 25  | PE2_ESB_TXP_C<2>   | 26  | GND                      |
| 27  | PE2_ESB_TXN_C<2>   | 28  | GND                      |
| 29  | GND                | 30  | PE2_ESB_RXP_C<3>         |
| 31  | GND                | 32  | PE2_ESB_RXN_C<3>         |
| 33  | PE2_ESB_TXP_C<3>   | 34  | GND                      |
| 35  | PE2_ESB_TXN_C<3>   | 36  | GND                      |
| 37  | GND                | 38  | CLK_100M_LP_PCIE_SLOT3_P |
| 39  | GND                | 40  | CLK_100M_LP_PCIE_SLOT3_N |
| 41  | PE_WAKE_N          | 42  | GND                      |
| 43  | P3V3               | 44  | P3V3                     |
| 45  | P3V3               | 46  | P3V3                     |
| 47  | P3V3               | 48  | P3V3                     |
| 49  | P3V3               | 50  | P3V3                     |

#### 6.7.5 **SATA Connectors**

The server board provides six Serial ATA (SATA) connectors: SATA-0 (J1H1), SATA-1 (J1G2), SATA-2 (J1G1), SATA-3 (J1F2), SATA-4 (J1F1), and SATA-5 (J1E2), for use with an internal SATA backplane. The pin configuration for each connector is identical and is defined in the following table.

Table 65. SATA Connector Pin-out (J1H1, J1G2, J1G1, J1F2, J1F1, J1E2)

| Pin | Signal Name  | Description                                 |
|-----|--------------|---------------------------------------------|
| 1   | GND          | Ground                                      |
| 2   | SATA#_TX_P_C | Positive side of transmit differential pair |
| 3   | SATA#_TX_N_C | Negative side of transmit differential pair |
| 4   | GND          | Ground                                      |
| 5   | SATA#_RX_N_C | Negative side of Receive differential pair  |
| 6   | SATA#_RX_P_C | Positive side of Receive differential pair  |
| 7   | GND          | Ground                                      |

#### 6.7.6 **Serial Port Connectors**

The server board provides one external RJ45 Serial 'B' port (J9A2) and one internal 9-pin Serial 'A' port header (J1B1). The following tables define the pin-outs for each.

Table 66. External RJ-45 Serial 'B' Port Pin-out (J9A2)

| Pin | Signal Name  | Description                            |  |
|-----|--------------|----------------------------------------|--|
| 1   | SPB_RTS      | RTS (request to send)                  |  |
| 2   | SPB_DTR      | DTR (Data terminal ready)              |  |
| 3   | SPB_OUT_N    | TXD (Transmit data)                    |  |
| 4   | GND          | Ground                                 |  |
| 5   | SPB_RI       | RI (Ring Indicate)                     |  |
| 6   | SPB_SIN_N    | RXD (receive data)                     |  |
| 7   | SPB_DSR _DCD | Data Set Ready / Data Carrier Detect 1 |  |
| 8   | SPB CTS      | CTS (clear to send)                    |  |

#### Note:

1. A jumper block on the server board will determine whether DSR or DCD is routed to pin 7. The board will have the jumper block configured with DSR enabled at production.

Table 67. Internal 9-pin Serial 'A' Header Pin-out (J1B1)

| Pin | Signal Name | Description               |  |
|-----|-------------|---------------------------|--|
| 1   | SPA_DCD     | DCD (carrier detect)      |  |
| 2   | SPA_DSR     | DSR (data set ready)      |  |
| 3   | SPA_SIN_L   | RXD (receive data)        |  |
| 4   | SPA_RTS     | RTS (request to send)     |  |
| 5   | SPA_SOUT_N  | TXD (Transmit data)       |  |
| 6   | SPA_CTS     | CTS (clear to send)       |  |
| 7   | SPA_DTR     | DTR (Data terminal ready) |  |
| 8   | SPA_RI      | RI (Ring Indicate)        |  |
| 9   | GND         | Ground                    |  |

Revision 2.01 129

### 6.7.7 Keyboard and Mouse Connector

Two stacked PS/2 ports (J9A1) are provided to support both a keyboard and a mouse. Either PS/2 port can support a mouse or keyboard. The following table details the pin-out of the PS/2 connector.

Pin **Signal Name** Description KB DATA F Keyboard Data 1 TP PS2 2 Test point – keyboard 2 Ground 3 **GND** P5V\_KB\_F Keyboard / mouse power 5 KB\_CLK\_F **Keyboard Clock** Test point – keyboard / mouse TP PS2 6 6 Mouse Data MS DAT F 7 Test point - keyboard / mouse 8 TP PS2 8 9 **GND** Ground 10 P5V KB F Keyboard / mouse power MS CLK F Mouse Clock 11 12 TP PS2 12 Test point – keyboard / mouse 13 **GND** Ground Ground 14 **GND GND** 15 Ground 16 **GND** Ground

Table 68. Stacked PS/2 Keyboard and Mouse Port Pin-out (J9A1)

#### 6.7.8 USB 2.0 Connectors

**GND** 

17

The following table details the pin-out of the external stacked USB connectors found on the back edge of the server board.

| Pin | Signal Name  | Description                                              |  |  |
|-----|--------------|----------------------------------------------------------|--|--|
| 1   | USB_OC5_FB_1 | USB_Port5_PWR                                            |  |  |
| 2   | USB_P5N_FB_2 | DATAL0_Port5 (Differential data line paired with DATAH0) |  |  |
| 3   | USB_P5P_FB_3 | DATAH0_Port5 (Differential data line paired with DATAL0) |  |  |
| 4   | GND          | Ground                                                   |  |  |
| 5   | USB_OC6_FB_5 | USB_Port6_PWR                                            |  |  |
| 6   | USB_P6N_FB_6 | DATAL0_Port6 (Differential data line paired with DATAH0) |  |  |
| 7   | USB_P6P_FB_7 | DATAH0_Port6 (Differential data line paired with DATAL0) |  |  |
| 8   | GND          | Ground                                                   |  |  |

Table 69. External USB Connector Pin-out (J5A1)

Ground

One 2x5 header on the server board (J1J1) provides an option to support an additional two USB 2.0 ports. The pinout of the connector is detailed in the following table.

**Table 70. Internal USB Connector Pin-out (J1J1)** 

| Pin | Signal Name      | Description                |  |
|-----|------------------|----------------------------|--|
| 1   | P5V_USB2_VBUS0   | USB Power (Ports 0,1)      |  |
| 2   | P5V_USB2_VBUS1   | USB Power (Ports 0,1)      |  |
| 3   | USB_ESB_P0N_CONN | USB Port 0 Negative Signal |  |
| 4   | USB_ESB_P1N_CONN | USB Port 0 Positive Signal |  |
| 5   | USB_ESB_P0P_CONN | USB Port 1 Negative Signal |  |
| 6   | USB_ESB_P1P_CONN | USB Port 1 Positive Signal |  |

| Pin | Signal Name   | Description |  |
|-----|---------------|-------------|--|
| 7   | Ground        |             |  |
| 8   | Ground        |             |  |
| 9   |               | No Pin      |  |
| 10  | TP USB ESB NC | TEST POINT  |  |

## 6.8 Fan Headers

The server board incorporates three system fan circuits which support a total of six SSI compliant 4-pin fan connectors. Two fan connectors are designated as processor cooling fans, CPU1 Fan (J9K1) and CPU2 Fan (J4K1). These connectors can support CPU fans that draw a maximum of 1.2 Amps each. Two system fan connectors can be found towards the front edge of the server board near the CPU Power connector, System Fan 1 (J3K2), System Fan 2 (J3K3). Two additional fan connectors are located on the edge of the server board near the RMM connector, System Fan 3 (J1B3) and System Fan 4 (J1C1). The system fan connectors are capable of supporting a maximum fan load of 3.5 Amps each.

The pin configuration for each fan connector is identical and is defined in the following table.

Table 71. SSI Fan Connector Pin-out (J9K1,J4K1,J3K2,J3K3,J1B3,J1C1)

| Pin | Signal Name | Type  | Description                                                      |  |
|-----|-------------|-------|------------------------------------------------------------------|--|
| 1   | Ground      | GND   | GROUND is the power supply ground                                |  |
| 2   | 12V         | Power | Power supply 12V                                                 |  |
| 3   | Fan Tach    | Out   | FAN_TACH signal is connected to the BMC to monitor the fan speed |  |
| 4   | Fan PWM     | In    | FAN_PWM signal to control fan speed                              |  |

When the server board is integrated into an Intel fixed hard drive server chassis, system fan monitoring is supported through a custom 26-pin connector with the following pin-out.

Table 72. Baseboard-to-System Fan Board Connector (J3K1) Pin-out (Intel® Chassis Only)

| Pin Definition        | Pin # |    | Pin Definition     |
|-----------------------|-------|----|--------------------|
| FAN_PWM_CPU1          | 1     | 2  | FAN_PWM_CPU2       |
| FM_FAN_D_PRSNT1_N     | 3     | 4  | FAN_IO_PWM         |
| FM_FAN_D_PRSNT3_N     | 5     | 6  | FM_FAN_D_PRSNT2_N  |
| FM_FAN_D_PRSNT5_N     | 7     | 8  | FM_FAN_D_PRSNT4_N  |
| Empty – Connector Key | 9     | 10 | LED_FAN1_FAULT     |
| LED_FAN2_FAULT        | 11    | 12 | LED_FAN3_FAULT     |
| LED_FAN4_FAULT        | 13    | 14 | LED_FAN5_FAULT     |
| FAN_TACH1_H7          | 15    | 16 | FAN_TACH2_H7       |
| FAN_TACH3_H7          | 17    | 18 | FAN_TACH4_H7       |
| FAN_TACH5             | 19    | 20 | FAN_TACH6          |
| FAN_TACH7             | 21    | 22 | FAN_TACH8          |
| PCI_FAN_TACH9         | 23    | 24 | CONN_PIN24_R       |
| PCI_FAN_TACH10        | 25    | 26 | FM_SIO_TEMP_SENSOR |

**Note:** Intel Corporation server baseboards support peripheral components and contain a number of high-density VLSI and power delivery components that need adequate airflow to cool. Intel's own chassis are designed and tested to meet the intended thermal requirements of these components when the fully integrated system is used together. It is the responsibility of the system integrator that chooses not to use Intel developed server building blocks to consult vendor datasheets and operating parameters to determine the amount of air flow required for their specific application and environmental conditions. Intel Corporation can not be held responsible if components fail or the server board does not operate correctly when used outside any of their published operating or non-operating limits

#### 6.9 Chassis Intrusion Switch Header

Intel order number: D92944-006

For systems that require chassis intrusion detection, the server board provides a 2-pin chassis intrusion switch header. The header is located above the password clear jumper on the edge of the server board.



The BMC monitors the state of the *Chassis Intrusion* signal and makes the status of the signal available via the *Get Chassis Status* command and the *Physical Security* sensor state. If enabled, a chassis intrusion state change causes the BMC to generate a *Physical Security* sensor event message with a *General Chassis Intrusion* offset (00h).

# 7. Jumper Block Settings

The server board has several 2-pin and 3-pin jumper blocks that can be used to configure, protect, or recover specific features of the server board. Pin 1 on each jumper block is denoted by an "\*" or "▼".

# 7.1 Recovery Jumper Blocks

**Table 73. Recovery Jumpers** 

| Jumper Name      | Pins | What happens at system reset                                                                                                                      |  |
|------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BMC Force Update | 1-2  | BMC Firmware Force Update Mode – Disabled (Default)                                                                                               |  |
|                  | 2-3  | BMC Firmware Force Update Mode – Enabled                                                                                                          |  |
| Password Clear   | 1-2  | These pins should have a jumper in place for normal system operation. (Default)                                                                   |  |
|                  | 2-3  | If these pins are jumpered, administrator and user passwords will be cleared immediately. These pins should not be jumpered for normal operation. |  |
| CMOS Clear       | 1-2  | These pins should have a jumper in place for normal system operation. (Default)                                                                   |  |
|                  | 2-3  | If these pins are jumpered, the CMOS settings will be cleared immediately. These pins should not be jumpered for normal operation                 |  |



Figure 36. Recovery Jumper Blocks

## 7.1.1 System Administrator/User Password Reset Procedure

In the event that the System Administrator and/or User password, as setup in the BIOS Setup Utility, are lost or forgotten, the server board provides a Password Reset Jumper to clear both passwords. The following procedure outlines the usage model.

#### Password Reset Procedure:

- 1. Power down the server; do not remove AC power.
- 2. Open the server and move the jumper from the default operating position (pins1-2) to the "reset" position (pins 2-3).
- 3. Power up the server.
- 4. The password is now cleared.
- 5. Power down the server; do not remove AC power.
- 6. Move the jumper back to the default position (pins 1-2) and close the server system.
- 7. The password can be reset by going into the BIOS setup.

#### 7.1.2 CMOS Clear Procedure

#### CMOS Clear Procedure:

- 1. Power down the server; do not remove AC power.
- 2. Open the server and move the jumper from the default operating position (pins1-2) to the "clear" position (pins 2-3).
- 3. Wait 5 seconds.
- 4. Move the jumper back to the default position (pins 1-2).
- 5. Close the server system and power up the server.
- 6. CMOS is now cleared and can be reset by going into the BIOS setup.

**Note:** Removing AC power before performing the CMOS clear operation will cause the system to automatically power up and immediately power down, after the procedure is followed and AC power is re-applied. Should this occur, remove the AC power cord again, wait 30 seconds, and re-install the AC power cord. Power up system and proceed to the <F2> BIOS Setup Utility to reset desired settings.

#### 7.1.3 BMC Force Update Procedure

When performing a standard BMC firmware update procedure, the update utility places the BMC into an update mode, allowing the firmware to load safely onto the flash device. In the unlikely event that the BMC firmware update process fails due to the BMC not being in the proper update state, the server board provides a BMC Force Update jumper which will force the BMC into the proper update state. The following procedure should be following in the event the standard BMC firmware update process fails.

- 1. Power down the server and remove AC power.
- 2. Open the server and move the jumper from the default operating position (pins1-2) to the "enabled" position (pins 2-3).
- 3. Close the server system and reconnect AC power and power up the server.
- 4. Perform the standard BMC firmware update procedure as documented in README.TXT file that is included in the given BMC Firmware Update package.
- 5. After successful completion of the firmware update process, the firmware update utility may generate an error stating that the BMC is still in update mode.
- 6. Power down and remove AC power.
- 7. Open the server and move the jumper from the "enabled" position (pins 2-3) to the "disabled" position (pins 1-2).
- 8. Close the server system and reconnect AC power and power up the server.

**Note:** Normal BMC functionality is disabled with the force BMC update jumper set to the "enabled" position. The server should never be run with the BMC force update jumper set in this position and should only be used when the standard firmware update process fails. This jumper should remain in the default – disabled position when the server is running normally.

# 7.2 BIOS Select Jumper

The jumper block at J3H1, located just to the left of the SSI control panel header, is used to select which BIOS image the system will boot to. Pin 1 on the jumper is identified with a '▼'. This jumper should only be moved if you wish to force the BIOS to boot to the secondary bank which may hold a different version of BIOS.

The rolling BIOS feature of the baseboard will automatically alternate the Boot BIOS to the secondary bank in the event the BIOS image in the primary bank is corrupted and cannot boot for any reason.



Figure 37. BIOS Select Jumper (J3H1)

| Pins | What happens at system reset                        |
|------|-----------------------------------------------------|
| 1-2  | Force BIOS to bank 0                                |
| 2-3  | System is configured for normal operation (Default) |
|      |                                                     |

Note: When performing a BIOS update procedure, the BIOS select jumper must be set to its default position (pins 2-3).

# 7.3 External RJ45 Serial Port Jumper Block

The jumper block J9D1, located directly behind the external RJ45 serial port, is used to configure either a DSR or a DCD signal to the connector.



Figure 38. External RJ45 Serial Port Configuration Jumper

# 8. Light Guided Diagnostics

The server board has several on-board diagnostic LEDs to assist in troubleshooting board level issues. Functionality of the on-board LEDs are owned by the BMC and system BIOS. Many of the LEDs are controlled via the SIO. The BMC and the BIOS use a chip-specific method to avoid contention when accessing the SIO-based LEDs.

This section shows where each LED is located and provides a high level usage description.

# 8.1 5-Volt Standby LED

Several server management features of this server board require that a 5 volt stand-by voltage be supplied from the power supply. Some of the features and components that require this voltage be present when the system is "Off" include the BMC within the ESB2-E, on-board NICs, and optional Intel® RMM2.

The LED located just below the system recovery jumper block labeled "5V STBY" is illuminated when AC power is applied to the platform and 5 Volt standby voltage is supplied to the server board by the power supply.



Figure 39. 5V Standby Status LED Location

# 8.2 System ID LED and System Status LED

The server board provides LEDs for both System ID and System Status.



Figure 40. System ID LED and System Status LED Locations.

The blue "System ID" LED can be illuminated using either of two mechanisms.

By pressing the system ID button on the system control panel, the ID LED will display a solid blue color until the button is pressed again.

By issuing the appropriate hex IPMI "Chassis Identify" value, the ID LED will either blink blue for 15 seconds and turn off or will blink indefinitely until the appropriate hex IPMI Chassis Identify value is issued to turn it off.

The bi-color System Status LED will operate as follows:

| Color            | State                | Criticality               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|------------------|----------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Off              | N/A                  | Not ready                 | AC power off                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| Green /<br>Amber | Alternating<br>Blink | Not ready                 | Pre DC Power On – 15-20 second BMC Initialization when AC is applied to the server. Control Panel buttons are disabled until BMC initialization is complete.                                                                                                                                                                                                                                                                                                                                            |  |
| Green            | Solid on             | System OK                 | System booted and ready.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| Green            | Blink                | Degraded                  | System degraded Unable to use all of the installed memory (more than one DIMM installed). Correctable errors over a threshold of 10 and migrating to a spare DIMM (memory sparing). This indicates that the user no longer has spared DIMMs indicating a redundancy lost condition. Corresponding DIMM LED should light up.                                                                                                                                                                             |  |
|                  |                      |                           | In mirrored configuration, when memory mirroring takes place and system loses memory redundancy. This is not covered by (2).  Redundancy loss such as power-supply or fan. This does not apply to non-redundant sub-systems.  PCI-e link errors  CPU failure / disabled – if there are two processors and one of them fails  Fan alarm – Fan failure. Number of operational fans should be more than minimum number needed to cool the system  Non-critical threshold crossed – Temperature and voltage |  |
| Amber            | Blink                | Non-critical              | Non-fatal alarm – system is likely to fail Critical voltage threshold crossed VRD hot asserted Minimum number of fans to cool the system not present or failed In non-sparing and non-mirroring mode if the threshold of ten correctable errors is crossed within the window                                                                                                                                                                                                                            |  |
| Amber            | Solid on             | Critical, non-recoverable | Fatal alarm – system has failed or shutdown DIMM failure when there is one DIMM present, no good memory present Run-time memory uncorrectable error in non-redundant mode IERR signal asserted Processor 1 missing Temperature (CPU ThermTrip, memory TempHi, critical threshold crossed) No power good – power fault Processor configuration error (for instance, processor stepping mismatch)                                                                                                         |  |

# 8.2.1 System Status LED – BMC Initialization

When the AC power is first applied to the system and 5V-STBY is present, the BMC controller on the server board requires 5 -10 seconds to initialize. During this time, the system status LED will blink, alternating between amber and green, and the power button functionality of the control panel is disabled preventing the server from powering up. Once BMC initialization has completed, the status LED will stop blinking and the power button functionality is restored and can be used to turn on the server.

## 8.3 DIMM Fault LEDs

The server board provides a memory fault LED for each DIMM slot. The DIMM fault LED is illuminated when the system BIOS disables the specified DIMM after it reaches a specified number of given failures or if specific critical DIMM failures are detected. See section 3.2.3.10.2 for details describing DIMM Fault LED operation.



Figure 41. DIMM Fault LED Locations

## 8.4 Processor Fault LED

The server board provides a processor fault LED for each of the two processor sockets. These LEDs will illuminate when a CPU is disabled or a CPU configuration error is detected.



Figure 42. Processor Fault LED Location

#### 8.5 Fan Fault LEDs

There is a fan fault LED associated with each fan header. The BMC will light a fan fault LED if the associated fan tach sensor has a lower critical threshold event status asserted. Fan tach sensors are manual rearm sensors, therefore once the lower critical threshold has been crossed, the LED will remain lit until the sensor is rearmed. These sensors are rearmed at system DC power-on and system reset.

# 8.6 Post Code Diagnostic LEDs

During the system boot process, BIOS executes a number of platform configuration processes, each of which is assigned a specific hex POST code number. As each configuration routine is started, BIOS will display the given POST code to the POST code diagnostic LEDs found on the back edge of the server board. To assist in troubleshooting a system hang during the POST process, the diagnostic LEDs can be used to identify the last POST process to be executed. See Appendix C for a complete description of how these LEDs are read, and for a list of all supported POST codes.



Figure 43. POST Code Diagnostic LED Location

# 9. Power and Environmental Specifications

# 9.1 Intel® Server Board S5400SF Design Specifications

Operation of the server board at conditions beyond those shown in the following table may cause permanent damage to the server board. Exposure to absolute maximum rating conditions for extended periods may affect system reliability.

**Table 74: Server Board Design Specifications** 

| Operating Temperature     | 0° C to 55° C 1 (32° F to 131° F)  |  |
|---------------------------|------------------------------------|--|
| Non-Operating Temperature | -40° C to 70° C (-40° F to 158° F) |  |
| DC Voltage                | ± 5% of all nominal voltages       |  |
| Shock (Unpackaged)        | Trapezoidal, 50 g, 170 inches/sec  |  |
| Shock (Packaged)          |                                    |  |
| < 20 lbs                  | 36 inches                          |  |
| ≥ 20 to < 40              | 30 inches                          |  |
| ≥ 40 to < 80              | 24 inches                          |  |
| ≥ 80 to < 100             | 18 inches                          |  |
| ≥100 to < 120             | 12 inches                          |  |
| ≥120                      | 9 inches                           |  |
|                           |                                    |  |
| Vibration (Unpackaged)    | 5 Hz to 500 Hz 3.13 g RMS random   |  |

#### Note:

**Disclaimer Note**: Intel Corporation server boards support add-in peripherals and contain a number of high-density VLSI and power delivery components that need adequate airflow to cool. Intel ensures through its own chassis development and testing that when Intel server building blocks are used together, the fully integrated system will meet the intended thermal requirements of these components. It is the responsibility of the system integrator who chooses not to use Intel developed server building blocks to consult vendor datasheets and operating parameters to determine the amount of air flow required for their specific application and environmental conditions. Intel Corporation cannot be held responsible, if components fail or the server board does not operate correctly when used outside any of their published operating or non-operating limits.

Chassis design must provide proper airflow to avoid exceeding the Multi-Core Intel<sup>®</sup> Xeon<sup>®</sup>
Processor 5000 Sequence maximum case temperature.

#### 9.2 **Server Board Power Requirements**

This section provides power supply design guidelines for a system using the Intel® Server Board S5400SF, including voltage and current specifications, and power supply on/off sequencing characteristics. The following diagram shows the power distribution implemented on this server board.



Figure 44. Power Distribution Block Diagram

#### 9.2.1 **Processor Power Support**

The server board supports the Thermal Design Point (TDP) guideline for Multi-Core Intel® Xeon® Processors 5000 Sequence. The Flexible Motherboard Guidelines (FMB) has also been followed to help determine the suggested thermal and current design values for anticipating future processor needs. The following table provides maximum values for Icc, TDP power and TCASE for the Multi-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 Sequence family supported on this server board.

Table 75. Multi-Core Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 Sequence TDP Guidelines per processor

| TDP Power | Max TCASE | Icc MAX |
|-----------|-----------|---------|
| 130 W     | 70° C     | 150 A   |

Note: These values are for reference only. The Intel® Xeon® Processor 5000 Sequence Datasheet contains the actual specifications for the processor. If the values found in the Intel® Xeon® Processor 5000 Sequence Datasheet are different than those published here, the Intel<sup>®</sup> Xeon<sup>®</sup> Processor 5000 Sequence Datasheet values will supersede these, and should be used.

> Revision 2.01 143

## 9.2.2 Power Supply DC Output Requirements

This section is for reference purposes only. Its intent is to provide guidance to system architects planning to use the Intel<sup>®</sup> Server Board S5400SF in a custom chassis for which a power supply is to be determined. The contents of this section specify the power supply requirements Intel used to develop a 600 Watt power supply for its 1U server platform. The values used to determine a custom chassis power supply will be dependent on the intended system configuration to be supported.

The combined power of all outputs shall not exceed the rated output power of the power supply. The power supply must meet both static and dynamic voltage regulation requirements for the minimum loading conditions.

| Voltage | Minimum<br>Continuous | Maximum<br>Continuous | Peak  |
|---------|-----------------------|-----------------------|-------|
| +3.3 V  | 1.5 A                 | 20 A                  |       |
| +5 V    | 1.0 A                 | 24 A                  |       |
| +12 V1  | 0.5 A                 | 16 A                  | 18 A  |
| +12 V2  | 0.5 A                 | 16 A                  | 18 A  |
| +12 V3  | 0.5 A                 | 16 A                  |       |
| +12 V4  | 0.5 A                 | 16 A                  |       |
| -12 V   | 0 A                   | 0.5 A                 |       |
| +5 VSB  | 0.1 A                 | 3.0 A                 | 3.5 A |

Table 76. 600 W Load Ratings

- 1. Maximum continuous total DC output power should not exceed 600W.
- 2. Peak load on the combined 12 V output shall not exceed 49A.
- 3. Maximum continuous load on the combined 12 V output shall not exceed 44A.
- 4. Peak total DC output power should not exceed 650W.
- 5. Peak power and current loading shall be supported for a minimum of 12 seconds.
- 6. Combined 3.3V and 5V power shall not exceed 150W.

## 9.2.3 Power On Loading

The power supply shall operate at lighter load conditions when the system first powers on. Under these conditions the voltage regulation limits are relaxed. Below is the power on loading and voltage regulation requirements.

Time duration is 1 second during power on.

Table 77: Power On Loading Range

| Voltage | Minimum<br>Continuous                                  | Maximum<br>Continuous | Peak  |
|---------|--------------------------------------------------------|-----------------------|-------|
| +3.3 V  | 0 A                                                    | 7 A                   |       |
| +5 V    | 0 A                                                    | 5 A                   |       |
| +12 V1  | Total combined                                         | 5 A                   | 7 A   |
| +12 V2  | minimum current for 12V1, 12V2, 12V3, and 12V4 is 0.4A | 5 A                   | 7 A   |
| +12 V3  |                                                        | 6 A                   |       |
| +12 V4  |                                                        | 5 A                   |       |
| -12 V   | 0 A                                                    | 0.5 A                 |       |
| +5 VSB  | 0.1 A                                                  | 3.0 A                 | 3.5 A |

#### 9.2.4 Grounding

The grounds of the pins of the power supply output connector provide the power return path. The output connector ground pins shall be connected to safety ground (power supply enclosure). This grounding should be well designed to ensure passing the maximum allowed Common Mode Noise levels.

The power supply shall be provided with a reliable protective earth ground. All secondary circuits shall be connected to protective earth ground. Resistance of the ground returns to chassis shall not exceed 1.0 mΩ. This path may be used to carry DC current.

#### 9.2.5 **Standby Outputs**

The 5VSB output shall be present when an AC input greater than the power supply turn on voltage is applied.

#### 9.2.6 Remote Sense

The power supply has remote sense return (ReturnS) to regulate out ground drops for all output voltages: +3.3V. +5V, +12V1, +12V2, +12V3, -12V, and 5VSB. The power supply uses remote sense (3.3VS) to regulate out drops in the system for the +3.3V output. The +5V, +12V1, +12V2, +12V3, -12V and 5VSB outputs only use remote sense referenced to the ReturnS signal. The remote sense input impedance to the power supply must be greater than 200  $\Omega$  on 3.3VS and 5VS; this is the value of the resistor connecting the remote sense to the output voltage internal to the power supply. Remote sense must be able to regulate out a minimum of a 200 mV drop on the +3.3V output. The remote sense return (ReturnS) must be able to regulate out a minimum of a 200 mV drop in the power ground return. The current in any remote sense line shall be less than 5 mA to prevent voltage sensing errors. The power supply must operate within specification over the full range of voltage drops from the power supply's output connector to the remote sense points.

#### 9.2.7 **Voltage Regulation**

The power supply output voltages must stay within the following voltage limits when operating at steady state and dynamic loading conditions. These limits include the peak-peak ripple/noise.

**PARAMETER TOLERANCE** MIN MOM MAX **UNITS** + 3.3V - 5% / +5% +3.14 Vrms +3.30 +3.46 + 5V - 5% / +5% +4.75 +5.00 +5.25 Vrms + 12V1.2.3.4 - 5% / +5% +11.40 +12.00 +12.60 Vrms - 10% / +10% -13.20 - 12V -10.80 -12.00 Vrms + 5VSB - 5% / +5% +4.75 +5.00 +5.25 Vrm<sub>s</sub>

**Table 78. Voltage Regulation Limits** 

Revision 2.01 145

#### 9.2.8 Dynamic Loading

The output voltages shall remain within limits for the step loading and capacitive loading specified in the table below. The load transient repetition rate shall be tested between 50 Hz and 5 kHz at duty cycles ranging from 10%-90%. The load transient repetition rate is only a test specification. The  $\Delta$  step load may occur anywhere within the MIN load to the MAX load conditions.

Output **∆ Step Load Size Load Slew Rate Test capacitive Load** (See note 2) +3.3V 5.0A 0.25 A/μsec 250 μF +5V 6.0A 0.25 A/usec 400 uF 2200 μF <sup>1,2</sup> 12V1+12V2+12V3+12 28.0A 0.25 A/μsec V4 +5VSB 0.5A 0.25 A/usec  $20 \mu F$ 

**Table 79. Transient Load Requirements** 

#### Notes:

- 1) Step loads on each 12V output may happen simultaneously.
- 2) The +12V should be tested with 2200μF evenly split between the four +12V rails.

#### 9.2.9 Capacitive Loading

The power supply shall be stable and meet all requirements with the following capacitive loading ranges.

| Output      | MIN      | MAX    | Units |
|-------------|----------|--------|-------|
| +3.3V       | 250      | 6,800  | μF    |
| +5V         | 400      | 4,700  | μF    |
| +12V1,2,3,4 | 500 each | 11,000 | μF    |
| -12V        | 1        | 350    | μF    |
| +5VSB       | 20       | 350    | μF    |

**Table 80. Capacitive Loading Conditions** 

#### 9.2.10 Closed-Loop Stability

The power supply shall be unconditionally stable under all line/load/transient load conditions including capacitive load ranges. A minimum of: 45 degrees phase margin and -10dB-gain margin is required. Closed-loop stability must be ensured at the maximum and minimum loads as applicable.

#### 9.2.11 Common Mode Noise

The common mode noise on any output shall not exceed 350 mV pk-pk over the frequency band of 10Hz to 30MHz.

- 1. The measurement shall be made across a 100  $\Omega$  resistor between each of the DC outputs, including ground, at the DC power connector and chassis ground (power subsystem enclosure).
- 2. The test set-up shall use an FET probe such as Tektronix\* model P6046 or equivalent.

#### 9.2.12 Ripple / Noise

The maximum allowed ripple/noise output of the power supply is defined in the following table. This is measured over a bandwidth of 0Hz to 20MHz at the power supply output connectors. A 10  $\mu$ F tantalum capacitor in parallel with a 0.1  $\mu$ F ceramic capacitor are placed at the point of measurement.

Table 81. Ripple and Noise

| +3.3V   | +5V     | +5V +12V1/2/3/4 |          | +5VSB   |
|---------|---------|-----------------|----------|---------|
| 50mVp-p | 50mVp-p | 120mVp-p        | 120mVp-p | 50mVp-p |

#### 9.2.13 Soft Starting

The power supply shall contain a control circuit which provides a monotonic soft start for its outputs without overstress of the AC line or any power supply components at any specified AC line or load conditions. The rise time of 5Vsb shall be from 1.0ms to 25ms and the turn on/off shall be monotonic.

#### 9.2.14 Timing Requirements

These are the timing requirements for the power supply operation. The output voltages must rise from 10% to within regulation limits (Tvout\_rise) within 5 to 70 ms, except for 5VSB; it is allowed to rise from 1.0 to 25 ms. The +3.3V, +5V and +12V output voltages should start to rise approximately at the same time. All outputs must rise monotonically. The +5V output needs to be greater than the +3.3V output during any point of the voltage rise. The +5V output must never be greater than the +3.3V output by more than 2.25V.Each output voltage shall reach regulation within 50 ms (Tvout\_on) of each other during turn on of the power supply. Each output voltage shall fall out of regulation within 400 msec (Tvout\_off) of each other during turn off. The following diagrams show the timing requirements for the power supply being turned on and off via the AC input with PSON held low, and the PSON signal with the AC input applied.

Revision 2.01 147

**Table 82. Output Voltage Timing** 

| Item       | Description                                                                | MIN   | MAX             | UNITS |
|------------|----------------------------------------------------------------------------|-------|-----------------|-------|
| Tvout_rise | Output voltage rise time from each main output.                            | 5.0 * | 70 <sup>1</sup> | msec  |
| Tvout_on   | All main outputs must be within regulation of each other within this time. |       | 50              | msec  |
| Tvout_off  | All main outputs must leave regulation within this time.                   |       | 700             | msec  |

<sup>&</sup>lt;sup>1</sup> The 5VSB output voltage rise time shall be from 1.0ms to 25.0ms



Figure 45. Output Voltage Timing

Table 83. Turn On/Off Timing

| Item            | Description                                                                                             | MIN | MAX  | UNITS |
|-----------------|---------------------------------------------------------------------------------------------------------|-----|------|-------|
| Tsb_on_delay    | Delay from AC being applied to 5VSB being within regulation.                                            |     | 1500 | msec  |
| Tac_on_delay    | Delay from AC being applied to all output voltages being within regulation.                             |     | 2500 | msec  |
| Tvout_holdup    | Time all output voltages stay within regulation after loss of AC. Measured at 60% of maximum load.      | 21  |      | msec  |
| Tpwok_holdup    | Delay from loss of AC to de-assertion of PWOK. Measured at 60% of maximum load.                         | 20  |      | msec  |
| Tpson_on_del ay | Delay from PSON# active to output voltages within regulation limits.                                    | 5   | 400  | msec  |
| Tpson_pwok      | Delay from PSON# de-active to PWOK being de-asserted.                                                   |     | 50   | msec  |
| Tpwok_on        | Delay from output voltages within regulation limits to PWOK asserted at turn on.                        | 100 | 500  | msec  |
| Tpwok_off       | Delay from PWOK de-asserted to output voltages (3.3V, 5V, 12V, -12V) dropping out of regulation limits. | 1   |      | msec  |
| Tpwok_low       | Duration of PWOK being in the de-asserted state during an off/on cycle using AC or the PSON signal.     | 100 |      | msec  |
| Tsb_vout        | Delay from 5VSB being in regulation to O/Ps being in regulation at AC turn on.                          | 50  | 1000 | msec  |
| T5VSB_holdup    | Time the 5VSB output voltage stays within regulation after loss of AC.                                  | 70  |      | msec  |



Figure 46. Turn On/Off Timing (Power Supply Signals)

#### 9.2.15 Residual Voltage Immunity in Standby Mode

The power supply shall be immune to any residual voltage placed on its outputs (typically a leakage voltage through the system from standby output) up to 500 mV. There shall be no additional heat generated, nor stress of any internal components with this voltage applied to any individual output, and all outputs simultaneously. It also should not trip the power supply protection circuits during turn on.

Residual voltage at the power supply outputs for a no load condition shall not exceed 100 mV when AC voltage is applied and the PSON# signal is de-asserted.

## 10. Regulatory and Certification Information

#### 10.1 Product Regulatory Compliance

Intended Application – This product was evaluated as Information Technology Equipment (ITE), which may be installed in offices, schools, computer rooms, and similar commercial type locations. The suitability of this product for other product categories and environments (such as: medical, industrial, telecommunications, NEBS, residential, alarm systems, test equipment, etc.), other than an ITE application, may require further evaluation. This is an FCC Class A device. Integration of it into a Class B chassis does not result in a Class B device.

#### 10.1.1 Product Safety Compliance

The server board complies with the following safety requirements:

- UL 60950 Recognition (USA)
- CE Declaration to EU Low Voltage Directive 93/68/EEC (Europe EN60950)
- IEC60950 (International)
- CB Certificate and Report, IEC60950 (report to include all country national deviations)
- CSA 60950 Certification (Canada) or cUL

#### 10.1.2 Product EMC Compliance – Class A Compliance

Note: This product requires complying with Class A EMC requirements.

- FCC Part 15 Emissions (USA) Verification
- CISPR 22 Emissions (International)
- EN55022 Emissions (Europe)
- EN61000-4-2 ESD (Europe)

#### 10.1.3 Certifications / Registrations / Declarations

- UL Certification (US/Canada)
- CB Certification (International)
- CE Declaration of Conformity (CENELEC Europe)
- FCC/ICES-003 Class A Attestation (USA/Canada)
- C-Tick Declaration of Conformity (Australia)
- MED Declaration of Conformity (New Zealand)
- BSMI Declaration (Taiwan)
- RRL Certification (Korea)

#### 10.1.4 Product Ecology Requirements

Intel has a system in place to restrict the use of banned substances in accordance with world wide product ecology regulatory requirements. Suppliers Declarations of Conformity to the banned substances must be obtained from all suppliers; and a Material Declaration Data Sheet (MDDS) must be produced to illustrate compliance. Due verification of random materials is required as a screening / audit to verify suppliers declarations.

Revision 2.01 **151** 

Intel order number: D92944-006

The server board complies with the following ecology regulatory requirements:

- All materials, parts and subassemblies must not contain restricted materials as defined in Intel's Environmental Product Content Specification of Suppliers and Outsourced Manufacturers – http://supplier.intel.com/ehs/environmental.htm.
- Europe European Directive 2002/95/EC Restriction of Hazardous Substances (RoHS) Threshold limits and banned substances are noted below.
- Quantity limit of 0.1% by mass (1000 PPM) for Lead, Mercury, Hexavalent Chromium, Polybrominated Biphenyls Diphenyl Ethers (PBB/PBDE)
- Quantity limit of 0.01% by mass (100 PPM) for Cadmium
- China RoHS
- All plastic parts that weigh >25gm shall be marked with the ISO11469 requirements for recycling. Example >PC/ABS
- EU Packaging Directive
- German Green Dot
- Japan Recycling

#### 10.1.5 Product Regulatory Compliance Markings

| Regulatory Compliance                                 | Region                        | Marking                                                          |
|-------------------------------------------------------|-------------------------------|------------------------------------------------------------------|
| UL Mark                                               | USA / Canada                  | C E139761 US                                                     |
| CE Mark                                               | Europe                        | CE                                                               |
| EMC Mark                                              | Canada                        | CANADA ICES-003 CLASS A<br>CANADA NMB-003 CLASSE A               |
| BSMI Marking                                          | Taiwan                        | D33025                                                           |
|                                                       |                               | 警告使用者:<br>這是甲類的資訊產品,在居住的環境中使用時,可能會造成射頻干擾,在這種情況下,使用者會被要求採取某些適當的對策 |
| Ctick Marking                                         | Australia / New<br>Zealand    | N232                                                             |
| RRL MIC Mark                                          | Korea                         | 인증번호: CPU-X38ML (A)                                              |
| Country of Origin Marking (Marked on packaging label) | Exporting<br>Requirements     | Made in xxxxx                                                    |
| PB Free Marking                                       | Environmental<br>Requirements | 2nd IvI intct                                                    |

| China RoHS Marking                                                   | China                         | 20)                 |
|----------------------------------------------------------------------|-------------------------------|---------------------|
| China Recycling Package<br>Marking<br>(Marked on packaging<br>label) | China                         | کے                  |
| Other Recycling Package<br>Marking<br>(Marked on packaging<br>label) | Environmental<br>Requirements | Corrugated Recycles |

## 10.2 Electromagnetic Compatibility Notices

#### 10.2.1 FCC (USA)

This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) this device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

For questions related to the EMC performance of this product, contact:

Intel Corporation 5200 N.E. Elam Young Parkway Hillsboro, OR 97124-6497 1-800-628-8686

This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to Part 15 of the FCC Rules. These limits provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and the receiver.
- Connect the equipment to an outlet on a circuit other than the one to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

Any changes or modifications not expressly approved by the grantee of this device could void the user's authority to operate the equipment. The customer is responsible for ensuring compliance of the modified product.

Only peripherals (computer input/output devices, terminals, printers, etc.) that comply with FCC Class A or B limits may be attached to this computer product. Operation with noncompliant peripherals is likely to result in interference to radio and TV reception.

All cables used to connect to peripherals must be shielded and grounded. Operation with cables, connected to peripherals that are not shielded and grounded may result in interference to radio and TV reception.

#### 10.2.2 ICES-003 (Canada)

Cet appareil numérique respecte les limites bruits radioélectriques applicables aux appareils numériques de Classe B prescrites dans la norme sur le matériel brouilleur: "Appareils Numériques", NMB-003 édictée par le Ministre Canadian des Communications.

#### English translation of the notice above:

This digital apparatus does not exceed the Class B limits for radio noise emissions from digital apparatus set out in the interference-causing equipment standard entitled "Digital Apparatus," ICES-003 of the Canadian Department of Communications.

#### 10.2.3 Europe (CE Declaration of Conformity)

This product has been tested in accordance too, and complies with the Low Voltage Directive (73/23/EEC) and EMC Directive (89/336/EEC). The product has been marked with the CE Mark to illustrate its compliance.

#### 10.2.4 **VCCI** (Japan)

この装置は、情報処理装置等電波障害自主規制協議会(VCCI)の基準に基づくクラスB情報技術装置です。この装置は、家庭環境で使用することを目的としていますが、この装置がラジオやテレビジョン受信機に近接して使用されると、受信障害を引き起こすことがあります。

取扱説明書に従って正しい取り扱いをして下さい。

#### English translation of the notice above:

This is a Class B product based on the standard of the Voluntary Control Council for Interference (VCCI) from Information Technology Equipment. If this is used near a radio or television receiver in a domestic environment, it may cause radio interference. Install and use the equipment according to the instruction manual.

#### 10.2.5 Taiwan Declaration of Conformity (BSMI)

#### 警告使用者:

這是甲類的資訊產品,在居住的環境中使用時,可能會造成射頻干擾,在這種情況下,使用者會被要求採取某些適當的對策

The BSMI Certification Marking and EMC warning is located on the outside rear area of the product.

#### 10.2.6 **Korean Compliance (RRL)**



#### English translation of the notice above:

- 1. Type of Equipment (Model Name): On License and Product
- 2. Certification No.: On RRL certificate. Obtain certificate from local Intel representative
- 3. Name of Certification Recipient: Intel Corporation
- 4. Date of Manufacturer: Refer to date code on product
- 5. Manufacturer/Nation: Intel Corporation/Refer to country of origin marked on product

#### 10.2.7 **CNCA (CCC-China)**

The CCC Certification Marking and EMC warning is located on the outside rear area of the product.

此为 A 级产品,在生活环境中,该产品可能会造成无线电干 扰。在这种情况下,可能需要用户对其干扰采取可行的措

Intel order number: D92944-006

## Appendix A: Integration and Usage Tips

- When adding or removing components or peripherals from the server board, AC power must be removed. With AC power plugged into the server board, 5-volt standby is still present even though the server board is powered off.
- Processors must be installed in order. CPU 1 is located near the edge of the server board and must be populated to operate the board.
- On the back edge of the server board are four diagnostic LEDs which display a sequence of red, green, or amber POST codes during the boot process. If the server board hangs during POST, the LEDs will display the last POST event run before the hang.
- Only Fully Buffered DIMMs (FBD) are supported on this server board. For a list of supported memory for this server board, see the Intel<sup>®</sup> Server Board S5400SF Tested Memory List.
- For a list of Intel supported operating systems, add-in cards, and peripherals for this server board, see the Intel® Server Board S5400SF Tested Hardware and OS List.
- For best performance, the number of DIMMs installed should be balanced across both memory branches. For example: a four DIMM configuration will perform better than a two DIMM configuration and should be installed in DIMM Slots A1, B1, C1, and D1. An eight DIMM configuration will perform better then a six DIMM configuration.
- 800 MHz FBDIMMs can only be used in a system configured with Intel Xeon processors that support a 1600 MHz front side bus.
- The IDE connector on this server board is NOT a standard 40-pin IDE connector. Instead, this connector has an additional 4 power pins over and above the standard 40 I/O pins. The design intent of this connector is to provide support for a slimline optical drive only.
- Removing AC Power before performing the CMOS clear operation will cause the system to automatically
  power up and immediately power down after the procedure is followed and AC power is re-applied.
   Should this occur, remove the AC power cord again, wait 30 seconds, and re-install the AC power cord.
   Power up system and proceed to the <F2> BIOS setup utility to reset desired settings.
- Normal BMC functionality is disabled with the force BMC update jumper set to the "enabled" position (pins 2-3). The server should never be run with the BMC force update jumper set in this position and should only be used when the standard firmware update process fails. This jumper should remain in the default (disabled) position (pins 1-2) when the server is running normally.
- When performing a BIOS update procedure, the BIOS select jumper must be set to its default position (pins 2-3).
- To access the embedded EFI shell, boot the system to the BIOS Setup utility by pressing the F2 key
  when prompted during POST. From the BIOS Setup Utility Main Menu, tab over to the Boot Manager
  Menu and select EFI Shell.

## Appendix B: POST Code Diagnostic LED Decoder

During the system boot process, BIOS executes a number of platform configuration processes, each of which is assigned a specific hex POST code number. As each configuration routine is started, BIOS will display the given POST code to the POST Code Diagnostic LEDs found on the back edge of the server board. To assist in troubleshooting a system hang during the POST process, the Diagnostic LEDs can be used to identify the last POST process to be executed.

Each POST code will be represented by a combination of colors from the four LEDs. The LEDs are capable of displaying three colors: green, red, and amber. The POST codes are divided into two nibbles, an upper nibble and a lower nibble. Each bit in the upper nibble is represented by a red LED and each bit in the lower nibble is represented by a green LED. If both bits are set in the upper and lower nibbles then both red and green LEDs are lit, resulting in an amber color. If both bits are clear, then the LED is off.

In the below example, BIOS sends a value of ACh to the diagnostic LED decoder. The LEDs are decoded as follows:

red bits = 1010b = Ah

green bits = 1100b = Ch

Since the red bits correspond to the upper nibble and the green bits correspond to the lower nibble, the two are concatenated to be ACh.

|        | 8h    |       | 4h        |   | 2h  |       | 1h  |       |
|--------|-------|-------|-----------|---|-----|-------|-----|-------|
| LEDs   | Red   | Green | Red Green |   | Red | Green | Red | Green |
| ACh    | 1     | 1     | 0         | 1 | 1   | 0     | 0   | 0     |
| Result | Amber |       | Green     |   | Red |       | Off |       |
|        | MSB   |       |           |   |     |       | LSB |       |

**Table 84: POST Progress Code LED Example** 



Figure 47. Diagnostic LED Placement Diagram

Table 85. Diagnostic LED POST Code Decoder

|              | Diagno | stic LE | D Deco | der   |                                                                     |
|--------------|--------|---------|--------|-------|---------------------------------------------------------------------|
| Checkpoint   | G=Gre  | en, R=R | ed, A= | Amber | Description                                                         |
|              | MSB    |         |        | LSB   |                                                                     |
| Host Process | sor    |         | 1      |       |                                                                     |
| 0x10h        | Off    | off     | off    | R     | Power-on initialization of the host processor (bootstrap processor) |
| 0x11h        | Off    | Off     | Off    | Α     | Host processor cache initialization (including AP)                  |
| 0x12h        | Off    | Off     | G      | R     | Starting application processor initialization                       |
| 0x13h        | Off    | Off     | G      | Α     | SMM initialization                                                  |
| Chipset      |        | •       |        | •     |                                                                     |
| 0x21h        | OFF    | OFF     | R      | G     | Initializing a chipset component                                    |
| Memory       |        |         | 1      |       |                                                                     |
| 0x22h        | OFF    | OFF     | Α      | OFF   | Reading configuration data from memory (SPD on DIMM)                |
| 0x23h        | OFF    | OFF     | Α      | G     | Detecting presence of memory                                        |
| 0x24h        | OFF    | G       | R      | OFF   | Programming timing parameters in the memory controller              |
| 0x25h        | OFF    | G       | R      | G     | Configuring memory parameters in the memory controller              |
| 0x26h        | OFF    | G       | Α      | OFF   | Optimizing memory controller settings                               |
| 0x27h        | OFF    | G       | Α      | G     | Initializing memory, such as ECC init                               |
| 0x28h        | G      | OFF     | R      | OFF   | Testing memory                                                      |
| PCI Bus      |        | •       |        | •     |                                                                     |
| 0x50h        | OFF    | R       | OFF    | R     | Enumerating PCI busses                                              |
| 0x51h        | OFF    | R       | OFF    | Α     | Allocating resources to PCI busses                                  |
| 0x52h        | OFF    | R       | G      | R     | Hot Plug PCI controller initialization                              |
| 0x53h        | OFF    | R       | G      | Α     | Reserved for PCI bus                                                |
| 0x54h        | OFF    | Α       | OFF    | R     | Reserved for PCI bus                                                |
| 0x55h        | OFF    | Α       | OFF    | Α     | Reserved for PCI bus                                                |
| 0x56h        | OFF    | Α       | G      | R     | Reserved for PCI bus                                                |
| 0x57h        | OFF    | Α       | G      | Α     | Reserved for PCI bus                                                |
| USB          |        | 1       | I      | 1     |                                                                     |
| 0x58h        | G      | R       | OFF    | R     | Resetting USB bus                                                   |
| 0x59h        | G      | R       | OFF    | Α     | Reserved for USB devices                                            |
| ATA / ATAPI  | / SATA | 1       | 1      | 1     | 1                                                                   |
| 0x5Ah        | G      | R       | G      | R     | Resetting PATA / SATA bus and all devices                           |
| 0x5Bh        | G      | R       | G      | Α     | Reserved for ATA                                                    |
| SMBUS        | 1      |         | •      |       |                                                                     |
| 0x5Ch        | G      | Α       | OFF    | R     | Resetting SMBUS                                                     |
| 0x5Dh        | G      | Α       | OFF    | Α     | Reserved for SMBUS                                                  |
| Local Conso  | le     |         | •      | •     |                                                                     |
| 0x70h        | OFF    | R       | R      | R     | Resetting the video controller (VGA)                                |
| 0x71h        | OFF    | R       | R      | Α     | Disabling the video controller (VGA)                                |
| 0x72h        | OFF    | R       | Α      | R     | Enabling the video controller (VGA)                                 |
| Remote Cons  | sole   | 1       | 1      | 1     | 1                                                                   |
| 0x78h        | G      | R       | R      | R     | Resetting the console controller                                    |
| 0x79h        | G      | R       | R      | Α     | Disabling the console controller                                    |
|              |        | R       | Α      | R     | Enabling the console controller                                     |

|                    | Diagno    | stic LE | D Deco  | der    |                                                                             |
|--------------------|-----------|---------|---------|--------|-----------------------------------------------------------------------------|
| Checkpoint         | G=Gre     | en, R=R | ed, A=A | Mber   | Description                                                                 |
|                    | MSB       |         |         | LSB    |                                                                             |
| 0x90h              | R         | OFF     | OFF     | R      | Resetting the keyboard                                                      |
| 0x91h              | R         | OFF     | OFF     | Α      | Disabling the keyboard                                                      |
| 0x92h              | R         | OFF     | G       | R      | Detecting the presence of the keyboard                                      |
| 0x93h              | R         | OFF     | G       | Α      | Enabling the keyboard                                                       |
| 0x94h              | R         | G       | OFF     | R      | Clearing keyboard input buffer                                              |
| 0x95h              | R         | G       | OFF     | Α      | Instructing keyboard controller to run Self Test (PS2 only)                 |
| Mouse (PS2         | or USB)   |         | 1       |        |                                                                             |
| 0x98h              | Α         | OFF     | OFF     | R      | Resetting the mouse                                                         |
| 0x99h              | Α         | OFF     | OFF     | Α      | Detecting the mouse                                                         |
| 0x9Ah              | Α         | OFF     | G       | R      | Detecting the presence of mouse                                             |
| 0x9Bh              | Α         | OFF     | G       | Α      | Enabling the mouse                                                          |
| Fixed Media        | •         |         | 1       |        |                                                                             |
| 0xB0h              | R         | OFF     | R       | R      | Resetting fixed media device                                                |
| 0xB1h              | R         | OFF     | R       | Α      | Disabling fixed media device                                                |
| 0xB2h              | R         | OFF     | А       | R      | Detecting presence of a fixed media device (IDE hard drive detection, etc.) |
| 0xB3h              | R         | OFF     | Α       | Α      | Enabling / configuring a fixed media device                                 |
| Removable I        | Media     |         | 1       |        |                                                                             |
| 0xB8h              | Α         | OFF     | R       | R      | Resetting removable media device                                            |
| 0xB9h              | Α         | OFF     | R       | Α      | Disabling removable media device                                            |
| 0xBAh              | Α         | OFF     | А       | R      | Detecting presence of a removable media device (IDE CDROM detection, etc.)  |
| 0xBCh              | Α         | G       | R       | R      | Enabling / configuring a removable media device                             |
| <b>Boot Device</b> | Selection | n       | 1       |        | ,                                                                           |
| 0xD0               | R         | R       | OFF     | R      | Trying boot device selection                                                |
| 0xD1               | R         | R       | OFF     | Α      | Trying boot device selection                                                |
| 0xD2               | R         | R       | G       | R      | Trying boot device selection                                                |
| 0xD3               | R         | R       | G       | Α      | Trying boot device selection                                                |
| 0xD4               | R         | Α       | OFF     | R      | Trying boot device selection                                                |
| 0xD5               | R         | Α       | OFF     | Α      | Trying boot device selection                                                |
| 0xD6               | R         | Α       | G       | R      | Trying boot device selection                                                |
| 0xD7               | R         | Α       | G       | Α      | Trying boot device selection                                                |
| 0xD8               | Α         | R       | OFF     | R      | Trying boot device selection                                                |
| 0xD9               | Α         | R       | OFF     | Α      | Trying boot device selection                                                |
| 0XDA               | Α         | R       | G       | R      | Trying boot device selection                                                |
| 0xDB               | Α         | R       | G       | Α      | Trying boot device selection                                                |
| 0xDC               | Α         | Α       | OFF     | R      | Trying boot device selection                                                |
| 0xDE               | Α         | Α       | G       | R      | Trying boot device selection                                                |
| 0xDF               | Α         | Α       | G       | Α      | Trying boot device selection                                                |
| Pre-EFI Initia     | lization  | (PEI) C | ore     | •      |                                                                             |
| 0xE0h              | R         | R       | R       | OFF    | Started dispatching early initialization modules (PEIM)                     |
| 0xE2h              | R         | R       | Α       | OFF    | Initial memory found, configured, and installed correctly                   |
| 0xE1h              | R         | R       | R       | G      | Reserved for initialization module use (PEIM)                               |
| 0xE3h              | R         | R       | Α       | G      | Reserved for initialization module use (PEIM)                               |
| Driver Execu       | ition En  | vironme | nt (DXE | ) Core | <u>'</u>                                                                    |

|                    | Diagno   | stic LE | D Deco  | der    |                                                                                                  |
|--------------------|----------|---------|---------|--------|--------------------------------------------------------------------------------------------------|
| Checkpoint         | G=Gre    | en, R=R | ed, A=A | Amber  | Description                                                                                      |
|                    | MSB      |         |         | LSB    |                                                                                                  |
| 0xE4h              | R        | Α       | R       | OFF    | Entered EFI driver execution phase (DXE)                                                         |
| 0xE5h              | R        | Α       | R       | G      | Started dispatching drivers                                                                      |
| 0xE6h              | R        | Α       | Α       | OFF    | Started connecting drivers                                                                       |
| <b>DXE Drivers</b> | •        |         |         |        |                                                                                                  |
| 0xE7h              | R        | Α       | Α       | G      | Waiting for user input                                                                           |
| 0xE8h              | Α        | R       | R       | OFF    | Checking password                                                                                |
| 0xE9h              | Α        | R       | R       | G      | Entering BIOS setup                                                                              |
| 0xEAh              | Α        | R       | Α       | OFF    | Flash Update                                                                                     |
| 0xEEh              | Α        | Α       | Α       | OFF    | Calling Int 19. One beep unless silent boot is enabled.                                          |
| 0xEFh              | Α        | Α       | Α       | G      | Unrecoverable boot failure / S3 resume failure                                                   |
| Runtime Pha        | se / EFI | Operati | ing Sys | tem Bo | ot                                                                                               |
| 0xF4h              | R        | Α       | R       | R      | Entering Sleep state                                                                             |
| 0xF5h              | R        | Α       | R       | Α      | Exiting Sleep state                                                                              |
| 0xF8h              | Α        | R       | R       | R      | Operating system has requested EFI to close boot services (ExitBootServices ( ) has been called) |
| 0xF9h              | Α        | R       | R       | А      | Operating system has switched to virtual address mode (SetVirtualAddressMap ( ) has been called) |
| 0xFAh              | Α        | R       | А       | R      | Operating system has requested the system to reset (ResetSystem () has been called)              |
| Pre-EFI Initia     | lization | Module  | (PEIM)  | / Reco | very                                                                                             |
| 0x30h              | OFF      | OFF     | R       | R      | Crisis recovery has been initiated because of a user request                                     |
| 0x31h              | OFF      | OFF     | R       | Α      | Crisis recovery has been initiated by software (corrupt flash)                                   |
| 0x34h              | OFF      | G       | R       | R      | Loading crisis recovery capsule                                                                  |
| 0x35h              | OFF      | G       | R       | Α      | Handing off control to the crisis recovery capsule                                               |
| 0x3Fh              | G        | G       | Α       | Α      | Unable to complete crisis recovery.                                                              |

## Appendix C: POST Error Messages and Handling

Whenever possible, the BIOS will output the current boot progress codes on the video screen. Progress codes are 32-bit quantities plus optional data. The 32-bit numbers include class, subclass, and operation information. The class and subclass fields point to the type of hardware that is being initialized. The operation field represents the specific initialization activity. Based on the data bit availability to display progress codes, a progress code can be customized to fit the data width. The higher the data bit, the higher the granularity of information that can be sent on the progress port. The progress codes may be reported by the system BIOS or option ROMs.

The Response section in the following table is divided into three types:

- Minor: The message is displayed on the screen or in the Error Manager screen. The system will continue booting with a degraded state. The user may want to replace the erroneous unit. The setup POST error Pause setting does not have any effect with this error.
- Major: The message is displayed in the Error Manager screen, an error is logged to the SEL.
  The setup POST error Pause setting determines whether the system pauses to the Error
  Manager for this type of error, where the user can take immediate corrective action or choose to
  continue booting.
- **Fatal:** The message is displayed in the Error Manager screen, an error is logged to the SEL, and the system cannot boot unless the error is resolved. The user needs to replace the faulty part and restart the system. The setup POST error Pause setting does not have any effect with this error.

**Table 86. POST Error Messages and Handling** 

| Error Code | Error Message                                                      | Response |
|------------|--------------------------------------------------------------------|----------|
| 12         | CMOS date / time not set                                           | Major    |
| 141        | PCI resource conflict                                              | Major    |
| 146        | Insufficient memory to shadow PCI ROM                              | Major    |
| 194        | CPUID, processor family are different                              | Fatal    |
| 195        | Front side bus mismatch                                            | Major    |
| 197        | Processor speeds mismatched                                        | Major    |
| 5220       | CMOS/NVRAM Configuration Cleared                                   | Major    |
| 5221       | Passwords cleared by jumper                                        | Major    |
| 8110       | Processor 01 internal error (IERR) on last boot                    | Major    |
| 8111       | Processor 02 internal error (IERR) on last boot                    | Major    |
| 8120       | Processor 01 thermal trip error on last boot                       | Major    |
| 8121       | Processor 02 thermal trip error on last boot                       | Major    |
| 8130       | Processor 01 disabled                                              | Major    |
| 8131       | Processor 02 disabled                                              | Major    |
| 8160       | Processor 01 unable to apply BIOS update                           | Major    |
| 8161       | Processor 02 unable to apply BIOS update                           | Major    |
| 8170       | Processor 01 failed Self Test (BIST).                              | Major    |
| 8171       | Processor 02 failed Self Test (BIST).                              | Major    |
| 8190       | Watchdog timer failed on last boot                                 | Major    |
| 8198       | Operating system boot watchdog timer expired on last boot          | Major    |
| 8300       | Baseboard management controller failed self-test                   | Major    |
| 84F2       | Baseboard management controller failed to respond                  | Major    |
| 84F2       | Baseboard management controller in update mode                     | Major    |
| 84F4       | Sensor data record empty                                           | Major    |
| 84FF       | System event log full                                              | Minor    |
| 85FD       | Memory component could not be configured in the selected RAS mode. | Major    |
| 8520       | DIMM_A1 failed Self Test (BIST).                                   | Major    |
| 8521       | DIMM_A2 failed Self Test (BIST).                                   | Major    |
| 8522       | DIMM_A3 failed Self Test (BIST).                                   | Major    |
| 8523       | DIMM_A4 failed Self Test (BIST).                                   | Major    |
| 8524       | DIMM_B1 failed Self Test (BIST).                                   | Major    |
| 8525       | DIMM_B2 failed Self Test (BIST).                                   | Major    |
| 8526       | DIMM B3 failed Self Test (BIST).                                   | Major    |

Revision 2.01

161

Intel order number: D92944-006

## Intel<sup>®</sup> Server Board S5400SF TPS

| Error Code | Error Message                                                                              | Response             |
|------------|--------------------------------------------------------------------------------------------|----------------------|
| 8527       | DIMM B4 failed Self Test (BIST).                                                           | Major                |
| 8528       | DIMM_C1 failed Self Test (BIST).                                                           | Major                |
| 8529       | DIMM C2 failed Self Test (BIST).                                                           | Major                |
| 852A       | DIMM C3 failed Self Test (BIST).                                                           | Major                |
| 852B       | DIMM C4 failed Self Test (BIST).                                                           | Major                |
| 852C       | DIMM D1 failed Self Test (BIST).                                                           | Major                |
| 852D       | DIMM D2 failed Self Test (BIST).                                                           | Major                |
| 852E       | DIMM D3 failed Self Test (BIST).                                                           | Major                |
| 852F       | DIMM D4 failed Self Test (BIST).                                                           | Major                |
| 8580       | DIMM A1 Correctable ECC error encountered.                                                 | Minor/Major after 10 |
| 8581       | DIMM A2 Correctable ECC error encountered.                                                 | Minor/Major after 10 |
| 8582       | DIMM A3 Correctable ECC error encountered.                                                 | Minor/Major after 10 |
| 8583       | DIMM A4 Correctable ECC error encountered.                                                 | Minor/Major after 10 |
| 8584       | DIMM B1 Correctable ECC error encountered.                                                 | Minor/Major after 10 |
| 8585       | DIMM B2 Correctable ECC error encountered.                                                 | Minor/Major after 10 |
| 8586       | DIMM B3 Correctable ECC error encountered.                                                 | Minor/Major after 10 |
| 8587       | DIMM B4 Correctable ECC error encountered.                                                 | Minor/Major after 10 |
| 8588       | DIMM C1 Correctable ECC error encountered.                                                 | Minor/Major after 10 |
| 8589       | DIMM C2 Correctable ECC error encountered.                                                 | Minor/Major after 10 |
| 858A       | DIMM C3 Correctable ECC error encountered.                                                 | Minor/Major after 10 |
| 858B       | DIMM C4 Correctable ECC error encountered.                                                 | Minor/Major after 10 |
| 858C       | DIMM D1 Correctable ECC error encountered.                                                 | Minor/Major after 10 |
| 858D       | DIMM D2 Correctable ECC error encountered.                                                 | Minor/Major after 10 |
| 858E       | DIMM D3 Correctable ECC error encountered.                                                 | Minor/Major after 10 |
| 858F       | DIMM D4 Correctable ECC error encountered.                                                 | Minor/Major after 10 |
| 85A0       | DIMM A1 Uncorrectable ECC error encountered.                                               | Major                |
| 85A1       | DIMM A2 Uncorrectable ECC error encountered.                                               | Major                |
| 85A2       | DIMM A3 Uncorrectable ECC error encountered.                                               | Major                |
| 85A3       | DIMM A4 Uncorrectable ECC error encountered.                                               | Major                |
| 85A4       | DIMM B1 Uncorrectable ECC error encountered.                                               | Major                |
| 85A5       | DIMM B2 Uncorrectable ECC error encountered.                                               | Major                |
| 85A6       | DIMM B3 Uncorrectable ECC error encountered.                                               | Major                |
| 85A7       | DIMM B4 Uncorrectable ECC error encountered.                                               | Major                |
| 85A8       | DIMM C1 Uncorrectable ECC error encountered.                                               | Major                |
| 85A9       | DIMM C2 Uncorrectable ECC error encountered.                                               | Major                |
| 85AA       | DIMM C3 Uncorrectable ECC error encountered.                                               | Major                |
| 85AB       | DIMM C4 Uncorrectable ECC error encountered.                                               | Major                |
| 85AC       | _                                                                                          |                      |
|            | DIMM_D1 Uncorrectable ECC error encountered.  DIMM D2 Uncorrectable ECC error encountered. | Major                |
| 85AD       |                                                                                            | Major                |
| 85AE       |                                                                                            | Major                |
| 85AF       | DIMM_D4 Uncorrectable ECC error encountered.                                               | Major                |
| 8601       | Override jumper is set to force boot from lower alternate BIOS bank of flash ROM           | Minor                |
| 8602       | WatchDog timer expired (secondary BIOS may be bad!)                                        | Minor                |
| 8603       | Secondary BIOS checksum fail                                                               | Minor                |
| 8604       | Chipset Reclaim of non critical variables complete.                                        | Minor                |
| 92A3       | Serial port component was not detected                                                     | Major                |
| 92A9       | Serial port component encountered a resource conflict error                                | Major                |

## **POST Error Beep Codes**

The following table lists POST error beep codes. Prior to system Video initialization, BIOS uses these beep codes to inform users on error conditions. The beep code is followed by a user visible code on POST Progress LEDs.

**Table 87. POST Error Beep Codes** 

| Beeps | Error Message           | POST Progress Code | Description                                                                                            |
|-------|-------------------------|--------------------|--------------------------------------------------------------------------------------------------------|
| 3     | Memory error            |                    | System halted because a fatal error related to the memory was detected.                                |
| 6     | BIOS rolling back error |                    | The system has detected a corrupted BIOS in the flash part, and is rolling back to the last good BIOS. |

The BMC may generate beep codes upon detection of failure conditions. Beep codes are sounded each time the problem is discovered, such as on each power-up attempt, but are not sounded continuously. Codes that are common across all Intel<sup>®</sup> Server Boards and systems that use the Intel<sup>®</sup> 5400 Chipset are listed in Table 88. Each digit in the code is represented by a sequence of beeps whose count is equal to the digit.

Table 88. BMC Beep Codes

| Code    | Reason for Beep                                                         | Associated Sensors                             | Supported? |
|---------|-------------------------------------------------------------------------|------------------------------------------------|------------|
| 1-5-2-1 | CPU: Empty slot / population error – Processor slot 1 is not populated. | CPU Population Error                           | Yes        |
| 1-5-2-2 | CPU: No processors (terminators only)                                   | N/A                                            | No         |
| 1-5-2-3 | CPU: Configuration error (e.g., VID mismatch)                           | N/A                                            | No         |
| 1-5-2-4 | CPU: Configuration error (e.g., BSEL mismatch)                          | N/A                                            | No         |
| 1-5-4-2 | Power fault: DC power unexpectedly lost (power good dropout)            | Power Unit – power unit failure offset         | Yes        |
| 1-5-4-3 | Chipset control failure                                                 | N/A                                            | No         |
| 1-5-4-4 | Power control fault                                                     | Power Unit – soft power control failure offset | Yes        |

Revision 2.01 163

## Appendix D: EFI Shell Commands

The embedded EFI Shell must be accessed when running any of the system update utilities or Platform Confidence Test (PCT). The embedded EFI Shell can be accessed by booting the system and entering the BIOS Setup utility (F2) during POST. From the BIOS Setup Utility Main menu, tab over to the Boot Manager menu and select EFI Shell.

The following is a list of supported EFI Shell commands. Most shell commands can be invoked from the EFI shell prompt. However there are several commands that are only available for use from within batch script files. The following table provides a list of all the commands. The "Batch-only" column indicates if the command is only available from within script files. The following sections provide more details on each of the individual commands.

**Table 89. EFI Shell Commands** 

| Command       | Batch-<br>only | Description                                                   |
|---------------|----------------|---------------------------------------------------------------|
| alias         | No             | Displays, creates, or deletes aliases in the EFI shell        |
| attrib        | No             | Displays or changes the attributes of files or directories    |
| bcfg          | No             | Displays/modifies the driver/boot configuration               |
| break         | No             | Executes a debugger break point                               |
| cd            | No             | Displays or changes the current directory                     |
| cls           | No             | Clears the standard output with an optional background color  |
| comp          | No             | Compares the contents of two files                            |
| connect       | No             | Binds an EFI driver to a device and starts the driver         |
| ср            | No             | Copies one or more files/directories to another location      |
| date          | No             | Displays the current date or sets the date in the system      |
| dblk          | No             | Displays the contents of blocks from a block device           |
| devices       | No             | Displays the list of devices being managed by EFI drivers     |
| devtree       | No             | Displays the tree of devices that follow the EFI Driver Model |
| dh            | No             | Displays the handles in the EFI environment                   |
| disconnect    | No             | Disconnects one or more drivers from a device                 |
| dmem          | No             | Displays the contents of memory                               |
| dmpstore      | No             | Displays all NVRAM variables                                  |
| drivers       | No             | Displays the list of drivers that follow the EFI Driver Model |
| drvcfg        | No             | Invokes the Driver Configuration Protocol                     |
| drvdiag       | No             | Invokes the Driver Diagnostics Protocol                       |
| echo          | No             | Displays messages or turns command echoing on or off          |
| edit          | No             | Edits an ASCII or UNICODE file in full screen.                |
| EfiCompress   | No             | Compress a file                                               |
| EfiDecompress | No             | Decompress a file                                             |
| err           | No             | Displays or changes the error level                           |
| exit          | No             | Exits the EFI Shell                                           |
| for/endfor    | Yes            | Executes commands for each item in a set of items             |

| Command    | Batch-<br>only | Description                                                     |
|------------|----------------|-----------------------------------------------------------------|
| getmtc     | No             | Displays the current monotonic counter value                    |
| goto       | Yes            | Makes batch file execution jump to another location             |
| guid       | No             | Displays all the GUIDs in the EFI environment                   |
| help       | No             | Displays commands list or verbose help of a command             |
| hexedit    | No             | Edits with hex mode in full screen                              |
| If/endif   | Yes            | Executes commands in specified conditions                       |
| load       | No             | Loads EFI drivers                                               |
| LoadBmp    | No             | Displays a Bitmap file onto the screen                          |
| LoadPciRom | No             | Loads a PCI Option ROM image from a file                        |
| Is         | No             | Displays a list of files and subdirectories in a directory      |
| map        | No             | Displays or defines mappings                                    |
| memmap     | No             | Displays the memory map                                         |
| mkdir      | No             | Creates one or more directories                                 |
| mm         | No             | Displays or modifies MEM/IO/PCI                                 |
| mode       | No             | Displays or changes the mode of the console output device       |
| mount      | No             | Mounts a file system on a block device                          |
| mv         | No             | Moves one or more files/directories to destination              |
| OpenInfo   | No             | Displays the protocols on a handle and the agents               |
| pause      | No             | Prints a message and suspends for keyboard input                |
| pci        | No             | Displays PCI devices or PCI function configuration space        |
| reconnect  | No             | Reconnects one or more drivers from a device                    |
| reset      | No             | Resets the system                                               |
| rm         | No             | Deletes one or more files or directories                        |
| set        | No             | Displays, creates, changes or deletes EFI environment variables |
| setsize    | No             | Sets the size of a file                                         |
| stall      | No             | Stalls the processor for some microseconds                      |
| time       | No             | Displays the current time or sets the time of the system        |
| touch      | No             | Sets the time and date of a file to the current time and date   |
| type       | No             | Displays the contents of a file                                 |
| unload     | No             | Unloads a protocol image                                        |
| ver        | No             | Displays the version information                                |
| vol        | No             | Displays volume information of the file system                  |

# Appendix E: Supported Intel® Server Chassis

The Intel<sup>®</sup> Server Board S5400SF is supported in the following Intel high density rack mount server chassis: Intel<sup>®</sup> Server Chassis SR1560.

More details can be found by referencing the *Intel® Server System SR1560SF Technical Product Specification* (TPS).



AF002387

Figure 48. 1U - Intel® Server System SR1560SF Overview

Intel® Server System SR1560SF feature set:

- 1U rack mount server chassis
- 600 Watt non-redundant power supply
- Fixed mount or hot swap hard drive configuration options
- Option to support up to two fixed mount SATA hard disk drives
- Options to support up to three hot swap SAS or SATA hard disk drives
- One PCI Express\* Gen 2 riser card with one x16 PCIe\* slot
- Drive bay to support one slimline optical drive
- Five non-redundant dual rotor high speed managed system fans

# Appendix F: 1U PCI Express\* Gen 2 Riser Card

As used in the Intel<sup>®</sup> Server System SR1560SF, Intel makes available a 1U PCI Express\* Gen 2 x16 riser card for this server board. The following mechanical drawing is for reference purposes only.



Figure 49. 1U PCI Express\* Gen 2 Riser Card Mechanical Drawing

# Glossary

This appendix contains important terms used in the preceding chapters. For ease of use, numeric entries are listed first (e.g., "82460GX") with alpha entries following (e.g., "AGP 4x"). Acronyms are then entered in their respective place, with non-acronyms following.

| Term   | Definition                                                                                                                                                    |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ACPI   | Advanced Configuration and Power Interface                                                                                                                    |  |
| AP     | Application Processor                                                                                                                                         |  |
| APIC   | Advanced Programmable Interrupt Control                                                                                                                       |  |
| ASIC   | Application Specific Integrated Circuit                                                                                                                       |  |
| ASMI   | Advanced Server Management Interface                                                                                                                          |  |
| BIOS   | Basic Input/Output System                                                                                                                                     |  |
| BIST   | Built-In Self Test                                                                                                                                            |  |
| BMC    | Baseboard Management Controller                                                                                                                               |  |
| Bridge | Circuitry connecting one computer bus to another, allowing an agent on one to access the other                                                                |  |
| BSP    | Bootstrap Processor                                                                                                                                           |  |
| byte   | 8-bit quantity.                                                                                                                                               |  |
| CBC    | Chassis Bridge Controller (A microcontroller connected to one or more other CBCs, together they bridge the IPMB buses of multiple chassis.                    |  |
| CEK    | Common Enabling Kit                                                                                                                                           |  |
| CHAP   | Challenge Handshake Authentication Protocol                                                                                                                   |  |
| CMOS   | In terms of this specification, this describes the PC-AT compatible region of battery-backed 128 bytes of memory, which normally resides on the server board. |  |
| DPC    | Direct Platform Control                                                                                                                                       |  |
| EEPROM | Electrically Erasable Programmable Read-Only Memory                                                                                                           |  |
| EHCI   | Enhanced Host Controller Interface                                                                                                                            |  |
| EMP    | Emergency Management Port                                                                                                                                     |  |
| EPS    | External Product Specification                                                                                                                                |  |
| ESB2-E | Enterprise South Bridge 2                                                                                                                                     |  |
| FBD    | Fully Buffered DIMM                                                                                                                                           |  |
| FMB    | Flexible Mother Board                                                                                                                                         |  |
| FRB    | Fault Resilient Booting                                                                                                                                       |  |
| FRU    | Field Replaceable Unit                                                                                                                                        |  |
| FSB    | Front Side Bus                                                                                                                                                |  |
| GB     | 1024MB                                                                                                                                                        |  |
| GPIO   | General Purpose I/O                                                                                                                                           |  |
| GTL    | Gunning Transceiver Logic                                                                                                                                     |  |
| HSC    | Hot-Swap Controller                                                                                                                                           |  |
| Hz     | Hertz (1 cycle/second)                                                                                                                                        |  |
| I2C    | Inter-Integrated Circuit Bus                                                                                                                                  |  |
| IA     | Intel® Architecture                                                                                                                                           |  |
| IBF    | Input Buffer                                                                                                                                                  |  |
| ICH    | I/O Controller Hub                                                                                                                                            |  |
| ICMB   | Intelligent Chassis Management Bus                                                                                                                            |  |
| IERR   | Internal Error                                                                                                                                                |  |
| IFB    | I/O and Firmware Bridge                                                                                                                                       |  |
| INTR   | Interrupt                                                                                                                                                     |  |
| IP     | Internet Protocol                                                                                                                                             |  |

| Term     | Definition                                                                                 |
|----------|--------------------------------------------------------------------------------------------|
| IPMB     | Intelligent Platform Management Bus                                                        |
| IPMI     | Intelligent Platform Management Interface                                                  |
| IR       | Infrared                                                                                   |
| ITP      | In-Target Probe                                                                            |
| КВ       | 1024 bytes                                                                                 |
| KCS      | Keyboard Controller Style                                                                  |
| LAN      | Local Area Network                                                                         |
| LCD      | Liquid Crystal Display                                                                     |
| LED      | Light Emitting Diode                                                                       |
| LPC      | Low Pin Count                                                                              |
| LUN      | Logical Unit Number                                                                        |
| MAC      | Media Access Control                                                                       |
| MB       | 1024KB                                                                                     |
| MCH      | Memory Controller Hub                                                                      |
| MD2      | Message Digest 2 – Hashing Algorithm                                                       |
| MD5      | Message Digest 5 – Hashing Algorithm – Higher Security                                     |
| ms       | milliseconds                                                                               |
| MTTR     | Memory Type Range Register                                                                 |
| Mux      | Multiplexor                                                                                |
| NIC      | Network Interface Controller                                                               |
| NMI      | Nonmaskable Interrupt                                                                      |
| OBF      | Output Buffer                                                                              |
| OEM      | Original Equipment Manufacturer                                                            |
| Ohm      | Unit of electrical resistance                                                              |
| PEF      | Platform Event Filtering                                                                   |
| PEP      | Platform Event Paging                                                                      |
| PIA      | Platform Information Area (This feature configures the firmware for the platform hardware) |
| PLD      | Programmable Logic Device                                                                  |
| PMI      | Platform Management Interrupt                                                              |
| POST     | Power-On Self Test                                                                         |
| PSMI     | Power Supply Management Interface                                                          |
| PWM      | Pulse-Width Modulation                                                                     |
| RAM      | Random Access Memory                                                                       |
| RASUM    | Reliability, Availability, Serviceability, Usability, and Manageability                    |
| RISC     | Reduced Instruction Set Computing                                                          |
| RMM2     | Remote Management Module – 2 <sup>nd</sup> generation                                      |
| RMM2 NIC | Remote Management Module – 2 <sup>nd</sup> generation dedicated management NIC             |
| ROM      | Read Only Memory                                                                           |
| RTC      | Real-Time Clock (Component of ICH peripheral chip on the server board)                     |
| SDR      | Sensor Data Record                                                                         |
| SECC     | Single Edge Connector Cartridge                                                            |
| SEEPROM  | Serial Electrically Erasable Programmable Read-Only Memory                                 |
| SEL      | System Event Log                                                                           |
| SIO      | Server Input/Output                                                                        |
| SMI      | Server Management Interrupt (SMI is the highest priority nonmaskable interrupt)            |
| SMM      | Server Management Mode                                                                     |

| Term | Definition                                  |
|------|---------------------------------------------|
| SMS  | Server Management Software                  |
| SNMP | Simple Network Management Protocol          |
| TBD  | To Be Determined                            |
| TIM  | Thermal Interface Material                  |
| UART | Universal Asynchronous Receiver/Transmitter |
| UDP  | User Datagram Protocol                      |
| UHCI | Universal Host Controller Interface         |
| UTC  | Universal time coordinate                   |
| VID  | Voltage Identification                      |
| VRD  | Voltage Regulator Down                      |
| Word | 16-bit quantity                             |
| ZIF  | Zero Insertion Force                        |

## Reference Documents

See the following documents for additional information:

- Intel<sup>®</sup> 5400 Series Server Board BIOS External Product Specification
- Intel<sup>®</sup> 5400 Series Server Board Baseboard Management Controller External Product Specification
- Intel<sup>®</sup> 5400 Memory Controller Hub External Design Specification
- Intel® Enterprise South Bridge-2 (ESB2-E) External Design Specification
- Intel® Remote Management Module 2 Technical Product Specification
- TEB 2.11 Thin Electronics Bay (1U/2U Rack Optimized)
- EPS 1U Entry Level Power Supply 1U non-redundant Intel<sup>®</sup> 5400 Chipset Server Board Family
- Design and Evaluation of Snoop Filters for Web Servers (Intel Corporation)

Revision 2.01 171