#### METHOD 2018.6

#### SCANNING ELECTRON MICROSCOPE (SEM) INSPECTIONS

1. <u>PURPOSE</u>. This method provides a means of judging the quality and acceptability of device interconnect metallization on non-planar oxide integrated circuit wafers or dice. SEM inspection is not required on planar oxide interconnect technology such as chemical mechanical polish (CMP) processes. It addresses the specific metallization defects that are batch process orientated and which can best be identified utilizing this method. Conversely, this method should not be used as a test method for workmanship and other type defects best identified using method 2010.

Samples submitted to SEM shall not be shipped as functional devices unless it has been shown that the device structure, in combination with the equipment operating conditions, is nondestructive.

1.1 Definitions.

1.1.1 <u>Barrier adhesion metal</u>. The lower layer of multi-layer metal system deposited to provide a sound mechanical bond to silicon/silicon oxide surfaces or to provide a diffusion barrier of a metal into an undesired area such as aluminum into a contact window.

1.1.2 <u>Cross-sectional plane</u>. An imaginary plane drawn perpendicular to current flow and which spans the entire width of the metallization stripe as illustrated in figure 2018-1. Metallization stripes over topographical variations (e.g., passivation steps, cross-overs, bird's head), which are nonperpendicular to current flow, are projected onto cross-sectional planes for purposes of calculating cross-sectional area reductions.

1.1.3 <u>Destructive SEM</u>. The use of specific equipment parameters and techniques that result in unacceptable levels of radiation damage or contamination of the inspected semiconductor structure.

1.1.4 <u>Directional edge</u>. A directional edge (see figure 2018-2) is typically the edge(s) of a rectangular contact window over which metallization may be deposited for the purpose of carrying current into, through, or out of the contact window for device operation. It should be noted that contact geometry, site of concern, or both may vary and if so, the directional edge concept should be modified accordingly.

1.1.5 <u>General metallization (conductors)</u>. The metallization at all locations including metallization (stripes) in the actual contact window regions with the exception being at areas of topographical variation (e.g., passivation steps, bird's head, cross-overs).

1.1.6 <u>Glassivation</u>. Glassivation is the top layer(s) of transparent insulating material that covers the active circuit area (including metallization), except bonding pads and beam leads.

1.1.7 <u>Interconnection</u>. The metal deposited into a via to provide an electrical conduction path between isolated metal layers.

1.1.8 <u>Major current-carrying directional edge</u>. The directional edge(s) which is designed to provide a path for the flow of current into, through, or out of a contact window or other area(s) of concern (see figure 2018-2).

1.1.9 <u>Multi-layer metallization (conductors)</u>. Two or more layers of metal used for electrical conduction that are not isolated from each other by a grown or deposited insulating material. The term "underlying metal" shall refer to any layer below the top layer of metal.

1.1.10 <u>Multi-level metallization (conductors)</u>. A single layer or a multi-layer of metal shall represent a single level of metallization. A combination of such levels, isolated from each other by a grown or deposited layer of insulating material, shall comprise the multi-level metallization interconnection system. The use of vias to selectively connect portions of such level combinations through the isolation shall not effect this definition.

1.1.11 <u>Nondestructive SEM</u>. The use of specific equipment parameters and techniques that result in negligible radiation damage, contamination, or both of the inspected semiconductor structure (see 3.10 and 3.11).

1.1.12 <u>Passivation</u>. The silicon oxide, nitride or other insulating material that is grown or deposited on the die prior to metallization.

1.1.13 <u>Passivation steps</u>. The vertical or sloped surface resulting from topographical variations of the wafer surface (e.g., contact windows, diffusion cuts, vias, etc.).

1.1.14 Via. The opening in the insulating layer to provide a means for deposition of metal to interconnect layers of metal.

1.1.15 <u>Wafer lot</u>. A wafer lot consists of microcircuit wafers formed into a lot at the start of wafer fabrication for homogeneous processing as a group and assigned a unique identifier or code to provide traceability and maintain lot integrity throughout the fabrication process.

2. <u>APPARATUS</u>. The apparatus for this inspection shall be a scanning electron microscope (SEM) having resolution of 250Å or less as measured on the photograph at use conditions and a variable magnification of 1,000X to 20,000X or greater. The apparatus shall be such that the specimen can be tilted to a viewing angle (see figure 2018-3) between 0° and 85°, and can be rotated through 360°.

2.1 <u>Calibration</u>. The magnification shall be within ±10 percent of the nominal value when compared with National Institute of Standards and Technology standard 484 or an equivalent at the magnification(s) used for inspection. The resolution shall be 250Å or less as verified with National Institute of Standards and Technology standard SRM-2069 or equivalent. Magnification and resolution verification shall be performed on a frequency defined by the manufacturer based on statistical data for his SEM equipment.

2.2 <u>Operating personnel</u>. Personnel who perform SEM inspection shall have received adequate training in equipment operation and interpretation of the images and resulting photographs prior to attempting certification for metallization inspection. Procedures for certification of SEM operators for metallization inspection shall be documented and made available for review upon request to the qualifying activity, or when applicable, a designated representative of the acquiring activity. This shall include provisions for recertification procedures once a year as a minimum.

Operator certifications and recertifications shall be documented and made available for review upon request to the qualifying activity, or when applicable, a designated representative of the acquiring activity.

2.3 <u>Procedures</u>. There shall be written procedures for metallization inspection. These procedures shall be documented and made available for review upon request to the qualifying activity, or when applicable, a designated representative of the acquiring activity.

# 3. PROCEDURE.

3.1 <u>Sample selection</u>. Statistical sampling techniques are not practical here because of the large sample size that would be required. The wafer sampling requirements defined in table I, taken in conjunction with specific dice locations within the sampled wafers, minimize test sample size while maintaining confidence in test integrity. These dice are in typical or worst case positions for the metallization configuration.

- Note: When die or packaged parts are to be evaluated for wafer lot acceptance and the requirements for wafer selection per Table I cannot be met, the following sample size shall be utilized:
  - a. If the die/packaged part is from a known homogeneous wafer lot (traceability specific to the wafer or wafer lot and objective evidence is available for verification), then the sample size shall be 8 devices randomly selected from the population.
  - b. If the die/packaged part is from a non-homogeneous wafer lot (traceability is unknown or no objective evidence is available for verification), then the sample size shall be 22 devices randomly selected from the population.

Die area submitted for SEM evaluation shall not have been or be located immediately adjacent to the wafers edge, and they shall be sufficiently free of smearing, so that the required inspection can be conducted in an area of undisturbed metallization. Acceptance of the interconnect metallization shall be based on examination of selected die area, using either a single wafer acceptance basis or a wafer lot acceptance basis.

Reference to die or dice within this test method implies the evaluation of a complete function or device. When approved by the qualifying activity, this requirement may be satisfied by the evaluation of a special SEM test vehicle existing within the scribe line (kerf), within each die, or within a special process drop in.

3.1.1 <u>Sampling conditions</u>. This sampling condition applies to devices which have glassivation over the metallization. Steps 1 and 2, which follow, both apply when acceptance is on a wafer lot acceptance basis. Step 2 applies only when acceptance is on a single wafer acceptance basis.

3.1.1.1 <u>Step 1: Wafer selection</u>. From each lot to be examined on a wafer lot acceptance basis, wafers shall be selected as defined by table I. If more than one wafer lot is processed through the metallization operation at one time, each wafer lot shall be grouped as defined by table I and a separate set of wafers shall be selected for each wafer lot being examined on a wafer lot acceptance basis.

3.1.1.2 <u>Step 2: Dice selection</u>. When a wafer is to be evaluated (for acceptance on a single wafer acceptance basis, or with one or more other wafers on a wafer lot acceptance basis), one of the following sampling conditions may be used at the manufacturer's option:

3.1.1.2.1 <u>Sampling quadrants</u>. Immediately following the dicing operation (e.g., scribe and break, saw, etch) and before relative die location on the wafer is lost, four dice shall be selected. The positions of these dice shall be approximately two-thirds of the radius (as measured from the center) of the wafer and approximately 90° apart. The glassivation shall then be removed from the dice using a suitable etchant process(es) (see 3.3) followed by SEM examination.

3.1.1.2.2 <u>Sampling segment, prior to glassivation</u>. This sampling condition may be used only if the subsequent wafer fabrication processing temperature is lower than 450°C (723K) and the width of the interconnect metallization is 3 microns or more. The use of this method with higher temperatures or smaller linewidths may be acceptable when correlation data, which shows there is no difference between this procedure and the normal etchback procedure, is submitted to and approved by the qualifying activity.

Two segments shall be separated from the opposite side of each wafer (i.e., subsequent to metallization and etching but prior to glassivation). These segments shall be detached along a chord approximately one-third of the wafer radius in from the edge of the wafer. One die approximately 1.5 cm from each end along the chord of each segment (i.e., four dice) shall be subjected to SEM examination.

3.1.1.2.3 <u>Sampling segment, after glassivation</u>. After completion of all processing steps and prior to dicing, two segments shall be separated from opposite sides of each wafer. These segments shall be detached along a chord approximately one-third of the wafer radius in from the edge of the wafer. One die approximately 1.5 cm from each end along the chord of each segment (i.e., four dice) shall be subjected to SEM examination after the glassivation has been removed using a suitable etchant process(es) (see 3.3).

3.1.1.2.4 <u>Sampling whole wafers, prior to glassivation</u>. This sampling condition may be used only if the subsequent wafer fabrication processing temperature is lower than 450°C (723K) and the width of the interconnect metallization is 3 microns or more. The use of this method with higher temperatures or smaller linewidths may be acceptable when correlation data, which shows there is no difference between this procedure and the normal etchback procedure, is submitted to and approved by the qualifying activity.

After completion of the metallization and etching steps and specimen preparation operation, if applicable (see 3.3), the complete wafer shall be placed into the SEM equipment and four die approximately two-thirds of the radius (as measured from the center) of the wafer and approximately 90° apart shall be inspected.

No die or contiguous die from the inspected wafer shall be shipped as a functional device unless it is shown that the examination is nondestructive (see 3.10 and 3.11).

3.1.1.2.5 <u>Sampling whole wafers, after glassivation</u>. This condition is destructive. The complete wafer shall be subjected to the specimen preparation operation, if applicable (see 3.3), and then placed into the SEM equipment. Four die approximately two-thirds of the radius (as measured from the center) of the wafer and approximately 90° apart shall be inspected.

| Metallization chamber<br>configuration<br><u>1</u> / <u>2</u> /                                                                                                                                                                           | Number of<br>wafer lots<br>in chamber<br><u>3</u> / | Required number of samples per wafer lot |            | Sampling plans per wafer lot                                                                                                                     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                           |                                                     | Evaporation                              | Sputtering |                                                                                                                                                  |
| Projected plane view of the<br>Wafer-holder is a circle.<br>Wafer-holder is stationary<br>or "wobbulates"                                                                                                                                 | 1<br><u>4</u> /                                     | 5                                        | 2          | Four from near the<br>periphery of the wafer-<br>holder and 90° apart.<br>One from the center of<br>holder. See figure 4.                        |
|                                                                                                                                                                                                                                           | 2                                                   | 3, 4, or 5                               | 2          | See figure 4.                                                                                                                                    |
|                                                                                                                                                                                                                                           | 3                                                   | 3 or 4                                   | 2          | See figure 4.                                                                                                                                    |
|                                                                                                                                                                                                                                           | 4                                                   | 3                                        | 2          | See figure 4.                                                                                                                                    |
| Wafer-holder is symmetrical<br>(i.e., circular, square, etc.).<br>Deposition source(s) is above or below<br>the wafer-holder. Wafer-holder<br>rotates about its center during<br>deposition.                                              | 1, 2, 3,<br>or 4<br><u>4</u> /                      | 2                                        | 2          | For each wafer lot, one from the periphery of the wafer-holder, and one from close proximity to the center of rotation. See figure 4. <u>5</u> / |
| Planetary system. One or more<br>symmetrical wafer-holders (planets)<br>rotate about their own axes while<br>simultaneously revolving about the<br>center of the chamber. Deposition<br>source(s) is above or below<br>the wafer-holders. | 1, 2, 3,<br>or 4 per<br>planet<br><u>4</u> /        | 2                                        | 2          | For each wafer lot, one from near the periphery of a planet and one from near the center of the same planet. See figure 4. <u>6</u> /            |
| Continuous feed. Wafers are<br>continuously inserted into deposition<br>chamber through a separate pump down<br>of an airlock (25 wafer nominal load)                                                                                     | 1<br><u>1</u> /                                     | 2                                        | 2          | Two randomly selected wafers from each wafer lot.                                                                                                |

# TABLE I. Wafer sampling procedures for various metallization chamber configurations.

1/ In this case, a wafer lot shall be defined as a batch of wafers which have received together those common processes which determine the slope and thickness of the passivation steps on these wafers.

- 2/ If a wafer-holder has only one circular row, or if only one row is used on a multi-rowed wafer-holder; the total number of specified sample wafers shall be taken from that row.
- 3/ If there is more than one wafer lot in a metallization chamber, each wafer lot shall be grouped approximately in a separate sector within the wafer-holder. A sector is an area of the circular wafer-holder bounded by two radii and the subtended arc; quadrants and semicircles are used as examples on figure 4.
- 4/ If the wafer lot size exceeds the loading capacity of the metallization system each processed sub-lot will be sampled as if it was a unique lot.
- 5/ When evaluation data shows that there is no relationship between SEM results and the physical location of the wafers during the metallization process. It shall be permissible to substitute two randomly selected wafers from each wafer lot. This analysis shall be repeated after each major equipment repair.
- 6/ Sample wafers need be selected from only one planet if all wafer lots contained in the chamber are included in that planet. Otherwise, sample wafers of the wafer lot(s) not included in that planet, shall be selected from another planet(s).

3.1.2 <u>Sampling Destructive Physical Analysis (DPA) evaluation</u>. Finished product, wafers, or die may be subjected to the test conditions and criteria defined within this test method for the purpose of a DPA evaluation.

3.2 Lot control during SEM examination. After dice selection for SEM examination, the manufacturer may elect either of two options:

3.2.1 Option 1. The manufacturer may continue normal processing of the lot with the risk of later recall and rejection of product if SEM inspection, when performed, shows defective metallization. If this option is elected, positive control and recall of processed material shall be demonstrated by the manufacturer by having adequate traceability documentation.

3.2.2 Option 2. Prior to any further processing, the manufacturer may store the dice or wafers in a suitable environment until SEM examination has been completed and approval for further processing has been granted.

3.3 <u>Specimen preparation</u>. When applicable, glassivation shall be removed from the dice using an etching process that does not damage the underlying metallization to be inspected (e.g., chemical or plasma etch). Specimens shall be mounted for examination in a manner appropriate to the apparatus used for examination. Suitable caution shall be exercised so as not to obscure features to be examined.

Specimens may be examined without any surface coating if adequate resolution and signal-to-noise levels are obtained. If the specimens need to be coated, they shall be coated with no more than 100Å of a thin vapor-deposited or sputtered film of a suitable conductive material (e.g., Au). The coating deposition process shall be controlled such that no artifacts are introduced by the coating.

3.4 <u>Specimen examination, general requirements</u>. The general requirements for SEM examination of general metallization and passivation step coverage are specified below in terms of directional edge, magnification, viewing angle, and viewing direction.

3.4.1 <u>Directional edge</u>. All four directional edges of every type of passivation step (contact window or other type of passivation step) shall be examined on each specimen (see table II).

3.4.2 <u>Magnification</u>. The magnification used for examination of general metallization and passivation steps shall be within the range defined by table II.

3.4.3 <u>Viewing angle</u>. Specimens shall be viewed at whatever angle is appropriate to accurately assess the quality of the metallization. Contact windows, metal thickness, lack of adhesion, and etching defects are typically viewed at the angles of  $0^{\circ}$  to  $85^{\circ}$  (see figure 2018-3).

3.4.4 <u>Viewing direction</u>. Specimens shall be viewed in an appropriate direction to accurately assess the quality of the metallization. This inspection shall include examination of metallization at the edges of contact windows and other types of passivation steps (see 3.4) in any direction that provides clear views of each edge and that best displays any defects at the passivation step. This may mean that the viewing angle is perpendicular to an edge, or in parallel with an edge, or at some oblique angle to an edge, whichever best resolves any question of defects at the passivation step (see figure 2018-5).

3.5 <u>Specimen examination detail requirements</u>. Examination shall be as specified herein and summarized in table II. The specimen examination shall be documented in accordance with 3.8.

3.5.1 <u>General metallization</u>. At low magnification, inspect at least 25 percent or 10,000 square mils, whichever is less, of the general metallization on each die for defects such as lifting, peeling, blistering, and voiding. Inspection shall be performed for each layer of each level of metallization.

3.5.1.1 <u>Multi-layer and multi-level metal interconnection systems</u>. Each layer of each metallization level that is deposited shall be examined. The current- carrying layer(s) shall be examined with the SEM after removal of the glassivation layer (if applicable) with a suitable etchant (see 3.3).

3.5.1.2 <u>Barrier/adhesion layers</u>. The examination of barrier/adhesion layers designed to conduct less than 10% of the total current is not required as this is considered a non-conduction layer.

3.5.1.2.1 <u>Barrier/adhesion layer as a conductor</u>. The barrier/adhesion layer shall be considered as a conductor (considering the layer thickness and relative conductivity) provided that the following conditions are satisfied: At least ten percent of the current is designed to be carried by this layer; and this layer is used in the current density calculations. When this occurs the barrier/ adhesion layer and/or the principal conducting layer shall satisfy all of the step coverage requirements collectively as baselined by the manufacturer. Specimen examination shall be in accordance with 3.5 and the accept/reject criteria as defined in 3.7.1. The barrier/adhesion layer(s) shall be examined using either the SEM or optical microscope. The following methods may be used to examine these barrier/adhesion layers:

3.5.1.2.1.1 <u>The Etchback procedure</u>. This involves the stripping of each successive unique layer of metal by selective etching, with suitable etchants, layer by layer, to enable the examination of each layer. Typically, each successive layer of metal will be stripped in sequence to expose the next underlying layer for examination. Successive layer removal on a single die area may be impractical. In this case the wafer area or additional die (dice) immediately adjacent on the slice to the original die area shall be stripped to meet the requirement that all unique layers shall be exposed and examined.

3.5.1.2.1.2 <u>In-line procedure</u>. The wafer(s) shall be inspected for the defined accept/reject criteria immediately after being processed through each unique deposition and corresponding etching operation.

3.5.2 <u>Passivation steps</u>. Inspect the metallization at all types of passivation steps in accordance with the requirements of 3.5.1.1 and table II.

| Device type                | Area of examination                                                                          | Examination                                                    | Minimum-maximum magnification | Photographic documentation <u>1</u> /   |
|----------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------|-----------------------------------------|
| Integrated circuit devices | Passivation steps<br>(contact windows and<br>other types of<br>passivation steps) <u>2</u> / | At least one of<br>each type of<br>passivation<br>step present | 5,000X to 50,000X             | Two of the worst case passivation steps |
|                            | General metallization <u>2</u> /                                                             | 25 percent                                                     | 1,000X to 6,000X              | Worst case general metallization        |

# TABLE II. Examination procedure for specimens.

1/ See 3.8 (an additional photograph may be required).

2/ See 3.7 for accept/reject criteria.

#### 3.6 Acceptance requirements.

3.6.1 <u>Single wafer acceptance basis</u>. The metallization on a single wafer shall be judged acceptable only if all the sampled areas or dice from that wafer are acceptable.

3.6.2 <u>Wafer lot acceptance basis</u>. An entire wafer lot shall be judged acceptable only when all the sampled areas or dice from all sample wafers are acceptable. If a wafer lot is rejected in accordance with this paragraph each wafer from that wafer lot may be individually examined; acceptance shall then be in accordance with 3.6.1.

3.7 <u>Accept/reject criteria</u>. Rejection of dice shall be based on batch process defects and not random defects such as scratches, smeared metallization, tooling marks, etc. In the event that the presence of such random defects obscures the detailed features being examined, an additional adjacent sample shall be inspected. Illustrations of typical defects are shown in figures 2018-6 through 2018-22.

3.7.1 <u>General metallization</u>. Any evidence of poor metallization adhesion shall be unacceptable. Any defects (see figure 2018-18 and 2018-20), such as voids, cracks, separations, depressions, notches, or tunnels, which singly or in combination reduce the cross-sectional area of the general metallization stripe by more than 50 percent shall be unacceptable. Two specific cases of general metallization are specified below:

3.7.1.1 <u>Conductor stripes</u>. In the examination of the other metal layers for the specific case of conductor stripes (exclusive of the contact window area), a defect consuming 100 percent of the thickness of the barrier/adhesion stripe shall be acceptable provided that the defect does not extend more than 50 percent across the width of the metallization stripe (see figure 2018-22).

3.7.1.2 <u>Barrier layers in contact window areas</u>. No defects of any kind in a barrier layer which would bring the overlying metal layer in contact with the semiconductor material surface shall be permitted.

3.7.1.3 <u>Overlying adhesion layers</u>. For the metal layer(s) above the principal conducting layer, a defect consuming 100 percent of the thickness of the adhesion stripe shall be acceptable provided that the defect does not extend more than 50 percent across the width of the metallization stripe.

3.7.2 Passivation steps. Metallization over a passivation step shall be unacceptable if any combination of defects (see figure 2018-23) or thinning of the metal reduces the cross-sectional area of the metallization stripe along any cross-sectional plane in a major current-carrying direction to less than 50 percent of the cross-sectional area of the stripe. A minimum of 20 percent total metallization coverage (barrier metal inclusive, see figure 2018-24) in the primary current carrying direction will be allowed for metallization over a passivation step when the structure involved is a circular or multisided via or contact structure and there is sufficient wrap-around metal (>10 percent of incoming metal line width) to allow for current flow to all sides of the via or contact. The metallization must meet the current density requirements of MIL-PRF-38535. In cases where an absence of visible edge or a smooth transition or taper clearly reveals effective coverage, a cross-section will be performed to verify metal coverage.

3.7.2.1 <u>Nonrejectable cross-sectional area</u>. In the event that the metallization cross-sectional area at a particular directional edge profile is less than as allowed in 3.7.2. This shall not be cause for rejection if the following two conditions occur:

3.7.2.1.1 <u>Condition 1</u>. It is determined that the directional edge profile from which metal is absent does not occur in the major current-carrying directional edge. Such determination shall be made either by scanning all passivation steps of this type on the remainder of the die, or by the examination of a topographical map supplied by the manufacturer which shows the metal interconnect pattern.

3.7.2.1.2 Condition 2. Acceptance shall be on a single wafer basis only.

3.7.2.2 <u>Nonrejectable, noncovered directional edge</u>. For passivation steps to be acceptable, all directional edges shall be covered with metallization and be acceptable to the requirements of 3.7.2.1, unless by design. In the event that a directional edge profile of a particular type of passivation step is not covered with metallization, this shall not be cause for rejection if the following two conditions occur:

3.7.2.2.1 <u>Condition 1</u>. It is determined that the directional edge profile from which metal is absent does not occur in the major current-carrying directional edge. Such determination shall be made either by scanning all passivation steps of this type on the remainder of the die, or by the examination of a topographical map supplied by the manufacturer which shows the metal interconnect pattern.

3.7.2.2.2 <u>Condition 2</u>. None of the other specimens from the sampled wafers representing the lot exhibit a directional edge profile from which metal is absent in the major current-carrying directional edge.

NOTE: If both 3.7.2.2.1 and 3.7.2.2.2 are satisfied, a wafer lot acceptance basis shall be used. However, if only 3.7.2.2.1 is satisfied, a single wafer acceptance basis shall be used.

3.7.3 <u>Verification of potential rejects</u>. At the option of the manufacturer, it shall be permissible to subject the specimen, or an adjacent sample that exhibits the same reject mode, to a verification test. Given below are some examples of suitable verification tests:

3.7.3.1 <u>Cross-sectioning</u>. A passivated sample shall be cleaved or lapped down to bisect the area of concern. The sample may then be subjected to an etchant that will remove the interconnecting metallization at the inspection surface (i.e., approximately perpendicular to the die surface). Specimens may be examined without any special surface coating if surface charging is not a significant problem and adequate resolution and signal-to-noise levels are obtained. If the specimens are coated, they shall be coated with a thin vapor-deposited or sputtered film of a suitable conductive material (i.e., 100Å gold). The coating deposition processes shall be controlled such that no artifacts are introduced by the coating. The sample shall be prepared (see 3.3) and examined in the SEM for interconnect metallization thickness or percentage coverage at the passivation step, or any other relevant parameter. Note: This cross-sectioning technique is not conclusive for hairline microcracks as they are not adequately filled by the passivation material.

3.7.3.1.1 <u>Dimensional errors</u>. Care must be taken to ensure that the cross-section is close to the center of a contact in order to avoid dimensional errors due to the rounding of the contact corners.

3.7.3.2 <u>Surface etchback</u>. The unpassivated sample surface is subjected to a chemical etch which removes the interconnection metallization from the surface of the die at a known controlled rate. The etching is stopped when the required metal thickness has been removed. The sample is then prepared (see 3.3) and examined within the SEM for residual metal at the passivation step/contact window interface. Photographic evidence shall then be taken of the sample(s) to support the acceptance or rejection of the material.

3.7.3.3 <u>Topographical integration</u>. A graphical representation of the worst case cross-sectional area is drawn to scale on appropriate graph paper from comprehensive photographs taken eucentrically about the directional edge. The cross-sectional area is then graphically integrated. This technique is useful for evaluating metallization with irregular surface topography.

3.8 <u>Specimen documentation requirements</u>. A minimum of three photographs of each level of metallization inspected per lot shall be taken and retained for a minimum of five years after performance of the inspection. Two photographs shall be of worst case passivation steps and the third photograph of worst case general metallization. If any photograph shows an apparent defect within the field of view, another photograph shall be taken to certify the extent of the apparent defect (see table II).

NOTE: Alternate methods of image storage (e.g., video disk or video tape) shall be acceptable with the prior approval of the qualifying activity.

- 3.8.1 <u>Required information</u>. The following information shall be traceable to each photograph:
  - a. Date of SEM photograph.
  - b. Device or circuit identification (type or part number).
  - c. Area of photographic documentation.
  - d. Electron beam accelerating voltage.
  - e. Magnification.
  - f. Manufacturer.
  - g. Manufacturer's lot identification number.
  - h. Record of calculated/measured percentage step coverage.
  - i. SEM operator or inspector's identification.
  - j. Viewing angle.

3.9 <u>Disposition of inspected specimens</u>. SEM samples and contiguous die shall not be shipped as functional devices unless nondestructive SEM conditions and requirements are met (see 3.10). In order to be considered nondestructive, suitable life-test data (see 3.11) shall be submitted for approval to the qualifying activity to substantiate the nondestructive aspects of the test (e.g., radiation hardness degradation-RHD). Additionally, all of the conditions in 3.10 and 3.11 must be satisfied.

- 3.10 <u>Nondestructive SEM conditions</u>. For nondestructive SEM, the following conditions shall apply:
- 3.10.1 Equipment conditions.
  - a. The accelerating voltage shall be within the 0.5 kV to 2.0 kV range.
  - b. The absorbed specimen current (as measured with a Faraday cup) shall be less than 500 pA.
  - c. Total scan time for each test site on the wafer shall not exceed ten minutes.
  - d. Resolution for metal inspection shall be in accordance with 2 above at the accelerating voltage of 3.10.1a. When used for other in-line nondestructive SEM evaluations (e.g., photoresist, critical dimension (cd) inspection, etc.) the resolution shall be sufficient to clearly verify the measurement.
- 3.10.2 Wafer conditions.
  - a. The wafer lot shall satisfy the thermal stability criteria defined within MIL-STD-883, method 5007, table I.
  - b. Weekly monitoring of particle counts shall be conducted in the SEM inspection area. The particle count limits shall be less than or equivalent to the specified wafer fab limits.
  - c. The wafer shall be clean and free of any surface coating.

3.11 <u>Required data for nondestructive SEM validation</u>. Data demonstrating that the method is nondestructive as defined in A.4.3.2.2 of Appendix A of MIL-PRF-38535 shall be submitted to the qualifying activity following the procedure detailed in 3.11.1 through 3.11.3.

3.11.1 <u>Sample conditioning</u>. Expose a sufficient number of devices to the following conditions to yield a quantity of life test samples that meet a quantity (accept number) of 45(0) for each validation sample:

- a. Sample A: Expose at the worst case SEM operating conditions (i.e., accelerating voltage, absorbed specimen current and tilt) and normal SEM metallization inspection procedure for a duration of 10 ± 1 minutes.
- b. Sample B: Expose at the worst case SEM operating conditions and normal SEM metallization inspection procedure for an increased duration of 30 ± 3 minutes.
- c. Sample C: (Optional at the discretion of the manufacturer.) Control group without any SEM exposure.

3.11.2 <u>Procedure</u>. Process test groups through all normal screening steps to complete post burn-in electricals, serialize test samples, and complete 3.11.2a through 3.11.2d.

- a. Data log variables on all 25°C dc parameters and record attributes data for all other group A electrical test parameters, conditions and limits specified in the device specification or drawing (i.e., complete group A, not only specified life test endpoints).
- b. Place test samples, including the control group if applicable, on life test in accordance with method 1005 at 125°C minimum for 1630 hours or equivalent (130°C for 1,135 hours, 135°C for 800 hours, 140°C for 565 hours, 145°C for 405 hours, 150°C for 295 hours, 155°C for 215 hours, 160°C for 155 hours, 165°C for 115 hours, 170°C for 85 hours, 175°C for 65 hours) with cooldown under bias using test condition C.
- c. Repeat 3.11.2a for post life test endpoints.
- d. Provide qualifying activity with one set of test results for each sample in terms of variables and attributes data on pre and post life test endpoints plus analysis of mean and standard deviation of variables data and indication of any devices which failed any group A test parameters.

3.11.3 <u>Criteria for validating SEM as nondestructive</u>. If sample A passes single duration and sample B passes triple duration SEM exposure and life test without failing any device specification or drawing parameters, conditions and limits (or delta parameter requirements when they are specified), the SEM procedure shall be validated as nondestructive for the process flow represented by the sample devices and for other devices from the same process flow. With the approval of the qualifying activity, this SEM nondestructive qualification may be performed on appropriate process monitor structures or standard evaluation circuits (SEC's) which represent the process flow.

- 4. <u>SUMMARY</u>. The following details may be specified in the applicable acquisition document:
- 4.1 Detail 1. Single wafer acceptance basis when required by the acquiring activity.
- 4.2 Detail 2. Requirements for photographic documentation (number and kind) if other than as specified in 3.8.



Α

NOTES:

- 1. Cross-sectional planes are denoted by dashed lines.
- 2. All passivation steps nonperpendicular to current flow must be projected onto cross-sectional planes perpendicular to current flow for purpose of cross-sectional area calculations.
- 3. The purpose of this cross-sectional plane illustration is two-fold:

To provide a consistent and convenient means to facilitate the calculation of the appropriate cross-sectional area.

To insure that the cross-sectional area of the metallization in a major current carrying direction is reduced to no more than 50 percent (30 percent when appropriate) for the topographical variation under consideration.

FIGURE 2018-1. Cross-sectional planes at various passivation steps.



NOTES:

- 1. 1, 2, 3, and 4 are directional edges.
   2. 1 is a major current carrying edge.

FIGURE 2018-2. Directional edge.







# STATIONARY (EVAPORATION) WAFER-HOLDER SYSTEM

FIGURE 2018-4. Wafer sampling procedures (see table I).



Ο () $\bigotimes$  $\bigotimes$  $\bigotimes$  $\bigotimes$  $\otimes$  $\bigotimes$  $\otimes$ ⊛  $\bigotimes$  $\bigotimes$  $\bigotimes$  $\bigotimes$  $\bigotimes$ ) $\bigotimes$ 

Four wafer lots

# ROTATING STATIONARY (SPUTTERING) PLANETARY OR CONTINUOUS FEED WAFER-HOLDER SYSTEM

FIGURE 2018-4. Wafer sampling procedures (see table I) - Continued.

METHOD 2018.6 7 June 2013 Three wafer lots





FIGURE 2018-5. Viewing direction.





FIGURE 2018-6. (3,400X). Voiding at passivation step (accept).





FIGURE 2018-7. <u>5.000X</u>. Voiding at passivation step (reject).





NOTE: Tunnel does not extend to surface of metal; does not reduce cross-sectional area more than 50 percent.

> FIGURE 2018-8. (10,000X). Tunnel/cave at passivation step (accept).



FIGURE 2018-9. <u>5,000X</u>. Tunnel/cave at passivation step (reject).



FIGURE 2018-10. (10,000X). Separation of metallization at passivation step (base contact) (accept).





FIGURE 2018-11. <u>7,000X</u>. Separation of metallization at passivation step (base contact) (reject).





FIGURE 2018-12. (6,000X). Crack-like defect at passivation step (accept).



FIGURE 2018-13. <u>6,000X</u>. Crack-like defect at passivation step (reject).





FIGURE 2018-14. (7,200X). Thinning at passivation step with more than 50 percent of cross-sectional area remaining at step (multi-level metal) (accept).



FIGURE 2018-15. <u>7,200X</u>. Thinning at passivation step with less than 50 percent of cross-sectional area remaining at step (multi-level metal) (reject).



FIGURE 2018-16. (6,000X). Steep passivation step (MOS) (accept).



FIGURE 2018-17. <u>9,500X</u>. Steep passivation step (MOS) (reject).





FIGURE 2018-18. (5,000X). Peeling or lifting general metallization in contact window area (reject).



FIGURE 2018-19. <u>10,000X</u>. General metallization voids (accept).



FIGURE 2018-20. (5,000X). General metallization voids (reject).



FIGURE 2018-21. <u>5,000X</u>. Etch-back/undercut type of notch at passivation step (multi-layered metal) (accept).



FIGURE 2018-22. <u>(5,000X)</u>. Barrier or adhesion layer etch-back/undercut type of notch at passivation step (multi-layered metal) (accept).



FIGURE 2018-23. Concept of reduction of cross-sectional area of metallization as accept/reject criteria(any combination of defects and thinning over a step which reduces the cross-sectional area of the metal to less than the percentage defined within 3.7.2 of metal cross-sectional area as deposited on the flat surface) is cause for rejection.







SURFACE

Figure 2018.24 20% metallization coverage (barrier metal inclusive)

## APPENDIX A

#### Metal integrity alternate to SEM inspection

10. <u>PURPOSE</u>. Metal integrity is achieved through a system of designing and building in quality and reliability. It is not practical or cost effective to rely solely on end-of-line testing to ensure metal integrity. This procedure provides a system for designing, building, and monitoring a metal system that withstands the operating conditions of the device for the specified lifetime.

## 20. SCOPE.

20.1 Utilization of this method provides an alternate to the requirements defined in TM2018. This procedure must be used in conjunction with the requirements of alternate 2 of TM5004, paragraph 3.3.1 as it applies to metallization.

20.2 This procedure describes a method by which metal integrity is assured through a combination of design rules and techniques, process development, manufacturing controls and end-of-line screening and reliability testing.

20.2.1 Design controls.

- a. Reliability rules.
- b. Layout rules.
- c. Rules checking.
- d. Process development.

20.2.2 <u>Manufacturing controls</u>. Statistical control of the manufacturing process and equipment defect and foreign material control.

20.2.3 Reliability testing. Accelerated tests.

# 30. DEFINITIONS.

<u>Lifetime</u>. The mean time to failure of a technology at operating conditions defined to be normal. The mean time to failure is measured on a large sample of devices stressed at temperatures and current densities well above the normal operating conditions and extrapolated to normal operating temperature and current density.

Current density. The maximum allowable current density calculated as described in appendix A of MIL-PRF-38535.

<u>Specification limits</u>. Minimum or maximum boundaries for the value of a measured parameter. Material whose measured values are beyond these boundaries must be reviewed and dispositioned.

Worst case operating conditions. Conditions of current and temperature at which a device would normally operate, that would result in the greatest likelihood of failure.

#### APPENDIX A

# 40. REQUIREMENTS.

40.1 <u>Design controls</u>. Design includes device design and process development. Device design includes all steps and supporting systems needed to translate a functional description for a device into a pattern generating data base. Process development includes selection of materials, tooling, and process conditions that may significantly affect metal integrity. The design process is a major consideration in establishing metal integrity.

40.1.1 A manufacturer's design system must include controlled, documented rules based on the manufacturer's processing capabilities. These rules shall specify feature size and spacing requirements, taking into account size changes that occur during processing. Manufacturers shall be able to justify their rules based on expected process variations. In addition, documented reliability rules shall exist which establish the electrical characteristics for each technology, taking into account processing materials, tolerances and limitations. The manufacturer shall have a system for checking designs for rule violations, and a system for correcting violations. Design rules shall consider the maximum current density (calculated as described in appendix A of MIL-PRF-38535) which shall be determined using worst case operating conditions and taking into consideration current crowding at contacts and vias. The manufacturer shall ensure that worst case processing conditions (such as alignment, metal thickness, line width, and contact/via size) do not result in violation of current density. Current density for a technology shall be at a level such that there is sufficient margin to ensure that failure will not result from electromigration in the specified lifetime of the device.

40.1.2 <u>Process development</u>. The manufacturer's design must take into consideration known levels of defects in the process. The process developed by the manufacturer must produce metallization that has the electrical and mechanical properties consistent with the design rules of 40.1.1, and reliability goals for the technology. Mechanical stress in the metal after final processing shall be understood. The manufacturer shall demonstrate, with results from appropriate designed experiments, that the desired electrical and mechanical properties have been achieved, and that the interaction of other process parameters on metal integrity parameters (minimum list in 40.2) is understood. The initial process specification limits shall be chosen such that metal integrity parameters are within the capability of the process. The manufacturer shall have a change control system in place such that new or changed processes are not put into production without the appropriate reliability evaluation.

40.2 <u>Manufacturing controls</u>. The manufacturer shall establish manufacturing controls in order to achieve uniformly good quality and reliability in their metal system, and to assure that the product is being manufactured according to the assumptions made during design. The manufacturer shall determine which parameters are critical to metal integrity and control those parameters in accordance with TechAmerica EIA-557. The manufacturer shall be able to demonstrate control of metal thicknesses, step coverage and cross-sectional areas, metal line width, contact and via sizes, contact and via resistance, and sheet resistance as a minimum, and show that they are being controlled to limits that are consistent with the way the metal system was designed. Specification limits shall be established for these parameters. In addition, defects that threaten metal integrity must be controlled in accordance with the alternate visual procedure (alternate 2) in appendix A of TM5004.

40.3 <u>Reliability testing</u>. While it is desirable to design in and build in reliability rather than to achieve reliability by screening finished product, there is valuable information to be gained from screening and reliability testing. Screening test such as burn-in not only eliminate the weaker parts in a population, but also provide information on failure mechanisms which can be used to improve design, materials, processes, or electrical test. Similarly, accelerated testing is used to speed up failure mechanisms likely to occur under normal operating conditions of a device. These failure mechanisms can then be analyzed to provide a basis for improvement. Accelerated test that a manufacturer may use to this end include but are not limited to electromigration testing, life testing, temperature-humidity-bias testing, and temperature cycling. Structures used in accelerated test must be typical of the technology represented. Failure mechanisms experienced during accelerated testing must be typical of those experienced during normal use of the device.

METHOD 2018.6 7 June 2013

# APPENDIX A

40.3.1 <u>Reliability evaluating</u>. The manufacturer must have in place a system for evaluating the reliability of the metal system. The system shall enable the manufacturer to determine the probability of failure in a given lifetime. The lifetime and failure rate data of the metal system associated with a given technology shall be made available to the customer. The manufacturer's systematically collected data must indicate that there is a high probability of meeting the specified lifetimes and/or failure rates.

# 50. DOCUMENTATION.

NOTE: Certain information considered proprietary may only be available under non-disclosure agreement.

50.1 The manufacturer must have available for customer review controlled reliability rules, layout rules, and current density for each technology for which this procedure is used. In addition, the manufacturer must have available for review the method by which the above rules are checked and verified.

50.2 The manufacturer shall be able to demonstrate the manufacturing controls and system for disposition of out of control occurrences that are in place to control the processes determined critical to metal integrity.

50.3 The manufacturer must have available for customer review any testing performed to evaluate the reliability of the metal system.

50.4 The manufacturer shall specify the metal lifetime to the customer upon request.

This page intentionally left blank

METHOD 2018.6 7 June 2013

#### METHOD 2019.9

#### DIE SHEAR STRENGTH

1. <u>PURPOSE</u>. The purpose of this test is to determine the integrity of materials and procedures used to attach semiconductor die or surface mounted passive elements to package headers or other substrates. This determination is based on a measure of force applied to the die, the type of failure resulting from this application of force (if failure occurs) and the visual appearance of the residual die attach media and substrate/header metallization.

2. <u>APPARATUS</u>. The test equipment shall consist of a load-applying instrument with an accuracy of ±5 percent of full scale or 50 grams, whichever is the greater tolerance. A circular dynamometer with a lever arm or a linear motion force-applying instrument may be used to apply the force required for testing. The test equipment shall have the following capabilities:

- a. A die contact tool which applies a uniform distribution of the force to an edge of the die (see figure 2019-1). A compliant (conforming) material (e.g., nail polish, tape, etc.) may be applied to the face of the contact tool to ensue uniform force distribution on the edge of the die.
- b. Provisions to assure that the die contact tool is perpendicular to the die mounting plane of the header or substrate.
- c. A rotational capability, relative to the header/substrate holding fixture and the die contact tool, to facilitate line contact on the edge of the die; i.e., the tool applying the force to the die shall contact the die edge from end-to-end (see figure 2019-2).
- d. A binocular microscope with magnification capabilities of 10X minimum and lighting which facilitates visual observation of the die and die contact tool interface during testing.

3. <u>PROCEDURE</u>. The test shall be conducted, as defined herein, or to the test conditions specified in the applicable specific acquisition document consistent with the particular part construction. All die strength tests shall be counted and the specific sampling, acceptance, and added sample provisions shall be observed, as applicable.

3.1 <u>Shear strength</u>. A force sufficient to shear the die from its mounting or equal to twice the minimum specified shear strength (figure 2019-4), whichever occurs first, shall be applied to the die using the apparatus of 2 above.

- NOTE: For passive elements only attached at the end terminations, the area used to determine the force applied shall be the total area of the mounting surface of the end terminations. An area between end terminations filled with nonadhering filler shall not be used to determine the force applied. However, any adhering material applied between the end terminations shall be used in the shear calculation. If the area between end terminations contains an adhering material, then the area of the adhering material shall be added to the area of the mounting surfaces of the end terminations and that total area shall be used to determine the force applied.
  - a. When a linear motion force-applying instrument is used, the direction of the applied force shall be parallel with the plane of the header or substrate and perpendicular to the die being tested.
  - b. When a circular dynamometer with a lever arm is employed to apply the force required for testing, it shall be pivoted about the lever arm axis and the motion shall be parallel with the plane of the header or substrate and perpendicular to the edge of the die being tested. The contact tooling attached to the lever arm shall be at a proper distance to assure an accurate value of applied force.
  - c. The die contact tool shall apply a force gradually from zero to a specified value against an edge of the die which most closely approximates a 90° angle with the base of the header or substrate to which it is bonded (see figure 2019-3). For rectangular die, the force shall be applied perpendicular to the longer side of the die. When constrained by package configurations, any available side of the die may be tested if the above options are not available.
  - d. After initial contact with the die edge and during the application of force, the relative position of the contact tool shall not move vertically such that contact is made with the header/substrate or die attach media. If the tool rides over the die, a new die may be substituted or the die may be repositioned, provided that the requirements of 3.1.c are met.

METHOD 2019.9 7 June 2013

3.2 Failure criteria. A device which fails any of the following criteria shall constitute a failure.

NOTE: (See examples for determining DIE AREA following figure 2019-4.)

- 3.2.1 Epoxy attach.
- a. Fails die strength requirements (1.0X) of Figure 2019-4.
- b. Separation occurs with a strength greater than the minimum (1.0X) specified in Figure 2019-4, but with less than 2.0 times that strength and evidence that less than 75 percent of the die to substrate contact area contained attach medium coverage. Evidence of adhesion will be in the form of attach medium to the intended area on the substrate, the element or combination of both.
- NOTE: Residual element material (silicon or other) attached in discrete areas of the die attach medium shall be considered as evidenced of adhesion.
  - 3.2.2 Eutectic, solder, and other attach.
  - a. Fails die strength requirements (1.0X) of Figure 2019-4.
  - b. Separation occurs with a strength greater than or equal to the minimum (1.0X) specified in Figure 2019-4, but with less than 1.25 times that strength and evidence that less than 50 percent of the die to substrate contact area contained attach medium coverage. Evidence of adhesion will be in the form of attach medium to the intended area on the substrate, the element or combination of both.
  - c. Separation occurs with a strength greater than or equal to the 1.25X specified in Figure 2019-4, but with less than 2.0 times that strength and evidence that less than 10 percent of the die to substrate contact area contained attach medium coverage. Evidence of adhesion will be in the form of attach medium to the intended area on the substrate, the element or combination of both
- NOTE: Residual element material (silicon or other) attached in discrete areas of the die attach medium shall be considered as evidence of adhesion. For metal glass die attach, die attach material on the die and on the package base shall be considered as evidence of acceptable adhesion.

3.2.3 <u>Separation categories</u>. When specified, the force required to achieve separation and the category of the separation shall be recorded.

- a. Shearing of die with residual silicon remaining.
- b. Separation of die from die attach medium.
- c. Separation of die and die attach medium from package.
- 4. <u>SUMMARY</u>. The following details shall be specified in the applicable acquisition document.
  - a. Minimum die attach strength if other than shown on figure 2019-4.
  - b. Number of devices to be tested and the acceptance criteria.
  - c. Requirement for data recording, when applicable (see 3.2.1).



FIGURE 2019-1. <u>Compliant interface on contact tool distributes</u> load to the irregular edge of the die.







FIGURE 2019-3. The contact tool shall load against that edge of the die which forms an angle  $\approx 90^{\circ}$  with the header/substrate.

> METHOD 2019.9 7 June 2013



DIE AREA (10<sup>-4</sup> IN<sup>2</sup>)

# NOTES:

- 1. All die area larger than 64 x 10<sup>-4</sup> (IN)<sup>2</sup> shall withstand a minimum force of 2.5 kg or a multiple there of (see 3.2).
- 2. All die area larger than or equal to 5 x  $10^{-4}$  (IN)<sup>2</sup> but smaller than or equal to 64 x  $10^{-4}$  (IN)<sup>2</sup> shall withstand a minimum force as determined from the chart of Figure 2019.4. The chart is based on a force of 0.04 kg for every one ten-thousandth ( $10^{-4}$ ) square inch at (1X) level. Similarly, the required minimum force is 0.05 kg for every  $10^{-4}$  IN<sup>2</sup> at (1.25X) level and is 0.08 kg for every  $10^{-4}$  IN<sup>2</sup> at (2X) level.
- 3. All die area smaller than 5 x  $10^{-4}$  (IN)<sup>2</sup> shall withstand a minimum force (1.0X) of 0.04 kg/ $10^{-4}$  (IN)<sup>2</sup> or a minimum force (2X) of 0.08 kg/ $10^{-4}$  (IN)<sup>2</sup>.

FIGURE 2019-4. Die shear strength criteria (minimum force versus die attach area).

METHOD 2019.9 7 June 2013

Examples of determining die strength requirements based on die area.

Example 1:

Die Area of device measuring .02 inches by .02 inches.

Die Size =  $.02 \times .02 = .0004 \text{ IN}^2 = 4 \times 10^{-4} \text{ (IN}^2).$ 

Because die size is less than 5 X 10<sup>-4</sup> (IN<sup>2</sup>) use Note 3 which states the value of minimum force required is 0.04 kg/10<sup>-4</sup> (IN<sup>2</sup>) at (1X), 0.05 kg/10<sup>-4</sup> (IN<sup>2</sup>) at (1.25X), or 0.08 kg/10<sup>-4</sup> (IN<sup>2</sup>) at (2X). Thus the associated minimum forces required are 0.16 kg, 0.20 kg and 0.32 kg, respectively.

#### Example 2:

Die Area of device measuring .04 inches by 0.04 inches.

Die Size =  $.04 \times .04 = .0016 \text{ IN}^2 = 16 \times 10^{-4} \text{ (IN}^2$ ).

- Because die size is between 5 X  $10^{-4}$  (IN<sup>2</sup>) and 64 X  $10^{-4}$  (IN<sup>2</sup>) use Note 2 which states the value of minimum force required is to be determined based on the chart. The values for die size 16 X  $10^{-4}$  (IN<sup>2</sup>) are found on the chart by reading 16 on the ( $10^{-4}$  IN<sup>2</sup>) scale, then finding the coordinating force value on the (F) scale. Doing so provides minimum forces required as .64 kg at (1X), .80 kg at (1.25X), and 1.28 kg at (2X).
- Alternately: The chart is based on using .04 kg/10<sup>-4</sup> (IN<sup>2</sup>) at (1X), .05 kg/10<sup>-4</sup> (IN<sup>2</sup>) at (1.25X), and .08 kg/10<sup>-4</sup> (IN<sup>2</sup>) at (2X). Thus: the minimum forces required are 16 X .04 = .64 kg (1X), 16 X .05 = .80 kg (1.25X), and 16 X .08 = 1.28 kg (2X).

# Example 3:

Die Area of device measuring .09 inches by .09 inches.

Die Size = .09 X .09 = .0081 IN<sup>2</sup> = 81 X 10<sup>-4</sup> (IN<sup>2</sup>).

Because die size is larger than 64 X 10<sup>-4</sup> (IN<sup>2</sup>) use Note 1 which states the value of minimum force required is 2.5 kg or a multiple thereof. Therefore, the minimum forces required are 2.5 kg at (1X), 3.125 kg at (1.25X), and 5.0 kg at (2X).

This page intentionally left blank

METHOD 2019.9 7 June 2013

# METHOD 2020.9

## PARTICLE IMPACT NOISE DETECTION TEST

1. <u>PURPOSE</u>. The purpose of this test is to detect loose particles inside a device cavity. The test provides a nondestructive means of identifying those devices containing particles of sufficient mass that, upon impact with the case, excite the transducer.

2. <u>APPARATUS</u>. The equipment required for the particle impact noise detection (PIND) test shall consist of the following (or equivalent):

- a. A threshold detector to detect particle noise voltage exceeding a preset threshold of the absolute value of 15 ±1 millivolt peak reference to system ground.
- b. A vibration shaker and driver assembly capable of providing essentially sinusoidal motion to the device under test (DUT) at:
  - (1) Condition A: 20 g peak at 40 to 250 Hz.
  - (2) Condition B: 10 g peak at 60 Hz minimum.
- c. PIND transducer, calibrated to a peak sensitivity of -77.5 ±3 dB in regards to one volt per microbar at a point within the frequency of 150 to 160 kHz.
- d. A sensitivity test unit (STU) (see figure 2020-1) for periodic assessment of the PIND system performance. The STU shall consist of a transducer with the same tolerances as the PIND transducer and a circuit to excite the transducer with a 250 microvolt ±20 percent pulse. The STU shall produce a pulse of about 20 mV peak on the oscilloscope when the transducer is coupled to the PIND transducer with attachment medium.
- e. PIND electronics, consisting of an amplifier with a gain of 60 ±2 dB centered at the frequency of peak sensitivity of the PIND transducer. The noise at the output of the amplifier shall not exceed 10 mV peak.
- f. Attachment medium. The attachment medium used to attach the DUT to the PIND transducer shall be the same attachment medium as used for the STU test.
- g. Shock mechanism or tool capable of imparting shock pulses of 1,000 ±200 g peak to the DUT. The duration of the main shock shall not exceed 100 μs. If an integral co-test shock system is used the shaker vibration may be interrupted or perturbed for period of time not to exceed 250 ms from initiation of the last shock pulse in the sequence. The co-test duration shall be measured at the 50 ±5 percent point.

# 3. PROCEDURES.

3.1 <u>Test equipment setup</u>. Shaker drive frequency and amplitude shall be adjusted to the specified conditions based on cavity size of the DUT (for condition A, see table 1 herein). The shock pulse shall be adjusted to provide 1,000 ±200 g peak to the DUT.

3.2 <u>Test equipment checkout</u>. The test equipment checkout shall be performed a minimum of one time per operation shift. Failure of the system to meet checkout requirements shall require retest of all devices tested subsequent to the last successful system checkout.

3.2.1 <u>Shaker drive system checkout</u>. The drive system shall achieve the shaker frequency and the shaker amplitude specified. The drive system shall be calibrated so that the frequency settings are within  $\pm 8$  percent and the amplitude vibration setting are within  $\pm 10$  percent of the nominal values. If a visual displacement monitor is affixed to the transducer, it may be used for amplitudes between 0.04 and 0.12 inch (1.02 and 3.05 mm). An accelerometer may be used over the entire range of amplitudes and shall be used below amplitudes of 0.040 inch (1.02 mm).

METHOD 2020.9 26 February 2010

3.2.2 <u>Detection system checkout</u>. With the shaker deenergized, the STU transducer shall be mounted face-to-face and coaxial with the PIND transducer using the attachment medium used for testing the devices. The STU shall be activated several times to verify low level signal pulse visual and threshold detection on the oscilloscope. Not every application of the STU will produce the required amplitude. All pulses which are greater than 20 mV shall activate the detector.

3.2.3 <u>System noise verification</u>. System noise will appear as a fairly constant band and must not exceed 20 millivolts peak to peak when observed for a period of 30 to 60 seconds.

- 3.3 Test sequence. The following sequence of operations (a through i) constitute one test cycle or run.
  - a. 3 pre-test shocks.
  - b. Vibration 3 ±1 seconds.
  - c. 3 co-test shocks.
  - d. Vibration 3 ±1 seconds.
  - e. 3 co-test shocks.
  - f. Vibration 3 ±1 seconds.
  - g. 3 co-test shocks.
  - h. Vibration 3 ±1 seconds.
  - i. Accept or reject.

3.3.1 <u>Mounting requirements</u>. Special precautions (e.g., in mounting, grounding of DUT leads, or grounding of test operator) shall be taken as necessary to prevent electrostatic damage to the DUT.

Batch or bulk testing is prohibited.

Most part types will mount directly to the transducer via the attachment medium. Parts shall be mounted with the largest flat surface against the transducer at the center or axis of the transducer for maximum sensitivity. The DUT shall be placed such that the geometric center of the surface contacting the transducer is centrally located on the transducer to within approximately 2 mm of the transducer surface's geometric center. Where more than one large surface exists, the one that is the thinnest in section or has the most uniform thickness shall be mounted toward the transducer, e.g., flat packs are mounted top down against the transducer. Small axial-lead, right circular cylindrical parts are mounted with their axis horizontal and the side of the cylinder against the transducer. Parts with unusual shapes may require special fixtures. Such fixtures shall have the following properties:

- (1) Low mass.
- (2) High acoustic transmission (aluminum alloy 7075 works well).
- (3) Full transducer surface contact, especially at the center.
- (4) Maximum practical surface contact with test part.
- (5) No moving parts.
- (6) Suitable for attachment medium mounting.

3.3.2 <u>Test monitoring</u>. Each test cycle (see 3.3) shall be continuously monitored, except for the period during co-test shocks and 250 ms maximum after the shocks. Particle indications can occur in any one or combinations of the three detection systems as follows:

- a. Visual indication of high frequency spikes which exceed the normal constant background white noise level.
- b. Audio indication of clicks, pops, or rattling which is different from the constant background noise present with no DUT on the transducer.
- c. Threshold detection shall be indicated by the lighting of a lamp or by deflection of the secondary oscilloscope trace.

3.4 <u>Failure criteria</u>. Any noise bursts as detected by any of the three detection systems exclusive of background noise, except those caused by the shock blows, during the monitoring periods shall be cause for rejection of the device. Rejects shall not be retested except for retest of all devices in the event of test system failure. If additional cycles of testing on a lot are specified, the entire test procedure (equipment setup and checkout mounting, vibration, and co-shocking) shall be repeated for each retest cycle. Reject devices from each test cycle shall be removed from the lot and shall not be retested in subsequent lot testing.

3.5 <u>Screening lot acceptance</u>. Unless otherwise specified, the inspection lot (or sublot) to be screened for lot acceptance shall be submitted to 100 percent PIND testing a maximum of five times in accordance with condition A herein. PIND prescreening shall not be performed. The lot may be accepted on any of the five runs if the percentage of defective devices in that run is less than 1 percent and the cumulative number of defective devices does not exceed 25 percent. All defective devices shall be removed after each run. Resubmission is not allowed.

Note: If the lot count is 100 devices or fewer, or reaches 100 devices or fewer following a run, then no failures are allowed for any subsequent runs to be acceptable.

# TABLE I. Package Height vs.Test Frequency for 20g Acceleration (condition A).

Note: The shaker drive test frequency (F) for condition A (see 3.1) is determined by the package internal cavity height using the following formula:

 $F = \sqrt{20 / [(D) X (0.0511)]}$ 

- where: D = Average internal package height (in inches).
  - 20 is a constant in this application and is equal to sinusoidal acceleration of 20g.
    - F is the shaker drive test frequency (in Hz)
- Note: The use of this formula is to be limited to frequencies in the range of 40 150 Hz and should not be used for package heights giving frequencies outside this range unless a frequency outside this range is approved by the acquiring activity.

Based on the formula above, the following table is generated to show some typical values:

| Average Internal Cavity Height (D) |      |        | Test Frequency |
|------------------------------------|------|--------|----------------|
| Mils                               | mm   | inches | Hz             |
| 18                                 | .46  | 0.018  | 147            |
| 30                                 | 0.76 | 0.030  | 114            |
| 40                                 | 1.02 | 0.040  | 99             |
| 50                                 | 1.27 | 0.050  | 88             |
| 60                                 | 1.52 | 0.060  | 81             |
| 70                                 | 1.78 | 0.070  | 75             |
| 80                                 | 2.03 | 0.080  | 70             |
| 90                                 | 2.29 | 0.090  | 66             |
| 100                                | 2.54 | 0.100  | 63             |
| 110                                | 2.79 | 0.110  | 60             |
| 250                                | 6.35 | 0.250  | 40             |

Note: The approximate average internal package height (D) shall be measured from the floor of the package cavity or the top of the major substrate for hybrid or multi-chip assemblies and shall exclude the thickness of the die mounted inside the package.

Example calculation: Assume an average internal cavity height of 70 Mils.

$$F = \sqrt{20 / [(D) X (0.0511)]}$$

D = 70 Mils converted to inches = .070 inches.

$$F = \sqrt{20 / [(.070) X (0.0511)]} = \sqrt{20 / [.00358]} = \sqrt{5586} = 75 Hz$$

- 4. <u>SUMMARY</u>. The following details shall be specified in the applicable acquisition document:
  - a. Test condition letter A or B.
  - b. Lot acceptance/rejection criteria (if other than specified in 3.5).
  - c. The number of test cycles, if other than one.
  - d. Pre-test shock level and co-test shock level, if other than specified.

METHOD 2020.9 26 February 2010



NOTES:

- Pushbutton switch: Mechanically quiet, fast make, gold contacts. E.G. T2 SM4 microswitch.
   Resistance tolerance 5 percent noninductive.
   Voltage source can be a standard dry cell.
   The coupled transducers must be coaxial during test.
   Voltage output to STU transducer 250 microvolts, ±20 percent.

FIGURE 2020-1 Typical sensitivity test unit.

This page intentionally left blank

METHOD 2020.9 26 February 2010

#### METHOD 2021.3

## GLASSIVATION LAYER INTEGRITY

1. <u>PURPOSE</u>. The purpose of this test is to assess the structural quality of deposited dielectric films (e.g., CVD, sputtered or electron beam evaporated glass or nitride, etc.) over aluminum metallized semiconductor devices or microcircuits. The test is directed at identifying process and materials related glass layer defects which result in localized contamination buildup and loss of the advantage given to properly glassivated devices in terms of electromigration behavior at elevated temperature and current density. This is a destructive test.

2. <u>APPARATUS</u>. The apparatus for this test shall consist of suitable sample handling and chemical etching facilities as required for personnel safety. Standard optical microscopes such as those employed in method 2010 shall be used for device inspection. Standard A.C.S. Reagent Grade chemicals shall be used as etchant materials.

3. <u>PROCEDURE</u>. Unless otherwise specified, this test shall be applied to devices which have been through the complete assembly cycle including final package seal. Packaged devices shall be mechanically delidded with minimum thermal stresses applied. Unless otherwise specified, the test sample shall consist of a minimum of one device selected randomly from the inspection lot. One of the following etching procedures shall be used.

3.1 <u>Procedure A</u>. Delidded sample devices shall be completely immersed in the following aluminum etch:

40 Volumes H<sub>3</sub>PO<sub>4</sub> (85%)

19 Volumes H<sub>2</sub>0

4 Volumes HNO<sub>3</sub> (70%)

This solution shall be maintained at a temperature of 50°C ±5°C.

Devices shall be examined during the etching procedure with an optical system, such as a monocular, binocular or stereomicroscope compatible with observation of the immersed samples. Devices shall be etched for twice the amount of time required to completely remove aluminum metallization from exposed bonding pads.

Properly etched devices shall be removed from the heated solution, rinsed in distilled water, and blown dry with compressed air or other suitable gas streams.

Final optical inspection after etching and drying shall be performed at a magnification of 100X minimum.

3.2 <u>Procedure B</u>. Delidded sample devices shall be completely immersed for 20 to 30 minutes at room temperature in the following aluminum etch:

5 Volumes HN0<sub>3</sub> (70%) 80 Volumes H<sub>3</sub>P0<sub>4</sub> (85%) 5 Volumes Acetic Acid 10 Volumes Deionized Water

NOTE: The use of a commercial equivalent (e.g., Mity Etch 2) is acceptable.

Properly etched devices shall be removed from the solution, rinsed in distilled water, and blown dry with compressed air or other suitable gas streams.

Final optical inspection after etching and drying shall be performed at a magnification of 100X minimum.



FIGURE 2021-1. Category A - missing glassivation over aluminum.



FIGURE 2021-2. Category B - cracks in glass over aluminum.



FIGURE 2021-3. <u>Category C - cracks in glass or improper glass</u> coverage along edge of aluminum.



FIGURE 2021-4. Category D - pinholes in glass on top surface and edges of aluminum.

3.2.1 <u>Failure criteria</u>. Lot rejection shall be based on the appearance of etched aluminum, as shown on figures 2021-1 to 2021-7, at any location other than along the edges immediately adjacent to intentionally unglassed areas (e.g., bonding pads, die edge, scribe line, etc.) (see 4). This criteria shall be applied only to the interconnect levels which exceed a calculated current density of  $2 \times 10^5$  A/cm<sup>2</sup>. Category C and D defects, shown on figures 2021-3, -4, -6, and -7 shall not be a cause for rejection unless aluminum is completely removed from the entire width of the conductor stripe. Etched aluminum is determined by changes in the reflecting properties or transparent appearance of areas normally covered with glassivated aluminum.

Failures shall be recorded in terms of the number of devices tested (if other than one) and the number of failures by failure category as defined below:

- 4. <u>SUMMARY</u>. The following details shall be specified in the applicable acquisition document:
  - a. When applicable, any intentional omission of glass over the aluminum metallization layer (see 3.1).
  - b. If applicable, specific magnification requirements other than as stated in 3.
  - c. Sample size if other than one (see 3).
  - d. If applicable, special reporting requirements (see 3.1).



FIGURE 2021-5. Etched device exhibiting failure category A missing glass over aluminum.





FIGURE 2021-6. Etched device exhibiting failure categories, <u>B - Cracks in glass over aluminum,</u> <u>C - Cracks in glass or improper glass,</u> <u>coverage along edge of aluminum</u>.



FIGURE 2021-7. <u>Etched device exhibiting category D defects</u> pinholes in glass over aluminum.

# METHOD 2022.3

# WETTING BALANCE SOLDERABILITY

1. <u>PURPOSE</u>. The purpose of this test method is to determine the solderability of all ribbon leads up to 0.050 inch (1.27 mm) in width and up to 0.025 inch (0.64 mm) in thickness which are normally joined by a soldering operation and used on microelectronic devices. This determination is made on the basis of the wetting time and wetting force curve produced by the specimen while under test.

These processes will verify that the treatment used in the manufacturing process to facilitate soldering is satisfactory and that it has been applied to the required portion of the part which is designated to accommodate a solder connection.

# 2. APPARATUS.

2.1 <u>Solder meniscus force measuring device (wetting balance)</u>. A solder meniscus force measuring device (wetting balance) which includes a temperature- controlled solder pot containing approximately 750 grams of solder shall be used. This apparatus shall be capable of maintaining the solder at the temperature specified in 3.4. The meniscograph apparatus also includes a strip chart recorder which records the force curve for the device tested.

2.2 <u>Dipping device</u>. A mechanical dipping device is incorporated in the Meniscograph, and is preset to produce an immersion and emersion rate as specified in 3.4. The specimen dwell time is operator controlled to the time specified in 3.4.

2.3 <u>Container and cover</u>. A noncorrodable container of sufficient size to allow the suspension of the specimens 1.5 inches (38.10 mm) above the boiling distilled or deionized water shall be used. (A 2,000 ml beaker is one size that has been used satisfactorily for smaller components.) The cover shall be of one or more noncorrodable plates and shall be capable of covering approximately .875 of the open area of the container so that a more constant temperature may be obtained. A suitable noncorrodable method of suspending the specimens shall be improvised. Perforations or slots in the plates are permitted for this purpose.

# 2.4 Materials.

2.4.1 <u>Flux</u>. The flux shall conform to flux type symbol "A" (flux type "L0") of IPC J-STD-004 (previously designated as type "R" of MIL-F-14256).

2.4.2 <u>Solder</u>. The solder shall conform to type Sn63A or Pb37A (previously designated as Sn63 in QQ-S-571) or type Sn60A or Pb40A (previously designated as Sn60 in QQ-S-571).

3. <u>PROCEDURE</u>. The test procedure shall be performed on the number of terminations specified in the applicable acquisition document. During handling, care shall be exercised to prevent the surface to be tested from being abraded or contaminated by grease, perspirants, etc. The test procedure shall consist of the following operations:

- a. Proper preparation of the terminations (see 3.1), if applicable.
- b. Aging of all specimens (see 3.2).
- c. Application of flux and immersion of the terminations into molten solder (see 3.3 and 3.4).
- d. Examination and evaluation of the recordings upon completion of the solder-dip process (see 3.5).

3.1 <u>Preparation of terminations</u>. No wiping, cleaning, scraping, or abrasive cleaning of the terminations shall be performed. Any special preparation of the terminations, such as bending or reorientation prior to the test, shall be specified in the applicable acquisition document.

METHOD 2022.3 7 June 2013

3.2 <u>Aging</u>. Prior to the application of the flux and subsequent solder dips, all specimens assigned to this test shall be subjected to aging by exposure of the surfaces to be tested to steam in the container specified in 2.3. The specimens shall be suspended so that no portion of the specimen is less than 1.5 inches (38.10 mm) above the boiling distilled or deionized water with the cover specified in 2.3 in place for 4 to 8 hours. In effect while the manufacturer may accept on the basis of 4 hours aging, the customer/user shall be able to reject on the basis of results after 8 hours aging. Means of suspension shall be a nonmetallic holder. If necessary, additional hot distilled water may be gradually added in small quantities so that the water will continue to boil and the temperature will remain essentially constant.

3.3 <u>Application of flux</u>. Flux, type R shall be used (see 2.4.1). Terminations shall be immersed in the flux, which is at room ambient temperature, to the minimum depth necessary to cover the surface to be tested. Unless otherwise specified in the applicable acquisition document, terminations shall be immersed to 0.16 inch (4 mm) from end of lead. The surface to be tested shall be immersed in the flux for a period of from 5 to 10 seconds.

3.4 <u>Solder dip</u>. The dross and burned flux shall be skimmed from the surface of the molten solder specified in 2.4.2. The molten solder shall be maintained at a uniform temperature of  $245 \pm 5^{\circ}$ C. The surface of the molten solder shall be skimmed again just prior to immersing the terminations in the solder. The part shall be attached to a dipping device (see 2.2) and the flux-covered terminations immersed once in the molten solder to the same depth specified in 3.3. The immersion and emersion rates shall be 1 ±.25 inches (25.40 ±6.35 mm) per second and the dwell time in the solder bath shall be 5 ±0.5 seconds.

3.5 Evaluation of resultant meniscograph curves from testing of microelectronic leads. The criteria for acceptable solderability during the evaluation of the recordings are:

- a. That the recorded signal trace crosses the zero balance point at or before 0.59 seconds of test time.
- b. That the recorded signal trace reaches two-thirds of its maximum value in 1 second or less of test time (see figure 2022-1).
- 4. <u>SUMMARY</u>. The following details must be specified in the applicable acquisition document:
  - a. The number of terminations of each part to be tested (see 3).
  - b. Special preparation of the terminations, if applicable (see 3.1).
  - c. Depth of immersion if other than 0.16 inch (4 mm) (see 3.3).
  - d. Solder dip if other than specified in 3.4.
  - e. Evaluation of meniscograph curves if other than specified in 3.5.
  - f. Solder composition, flux, and temperature if other than those specified in 2.4 and 3.4.
  - g. Number of cycles, if other than one. Where more than one cycle is specified to test the resistance of the device to heat as encountered in multiple solderings, the examinations and measurements required shall be made at the end of the first cycle and again at the end of the total number of cycles applied. Failure of the device on any examination and measurement at either the one-cycle or the end-point shall constitute failure to meet this requirement.





FIGURE 2022-1. Wetting balance curve evaluation criteria.

METHOD 2022.3 7 June 2013

This page intentionally left blank

METHOD 2022.3 7 June 2013

#### METHOD 2023.7

# NONDESTRUCTIVE BOND PULL

1. <u>PURPOSE</u>. The purpose of this method is to reveal nonacceptable wire bonds while avoiding damage to acceptable wire bonds. This procedure is applicable for all bonds made by either ultrasonic or thermal compression techniques, except those larger than 0.005 inch diameter (or equivalent cross section area) that do not have sufficient clearance to permit use of a hook.

The alternate procedure defined in 3.2 may be used for devices with packages having 84 or more external terminations and with nominal bonding wire pitch at the package post of less than or equal to 12 mils.

2. <u>APPARATUS</u>. The apparatus of this test shall consist of suitable equipment for applying the specified stress to the bond, lead wire or terminal as required in the specified test condition. A calibrated measurement and indication of the applied stress in grams force (gf) shall be provided by equipment capable of measuring stresses up to twice the specified limit value, with an accuracy of  $\pm 5$  percent or  $\pm 0.3$  gf, whichever is greater.

a. The diameter of the wire used to make the hook utilized to apply force to the interconnect wire shall be as follows:

| Wire diameter                         | Hook diameter<br><u>(x wire dia)</u> |
|---------------------------------------|--------------------------------------|
| <u>&lt;</u> 0.002 inch                | 2.0 x min                            |
| > 0.002 inch - <u>&lt;</u> 0.005 inch | 1.5 x min                            |
| > 0.005 inch                          | 1.0 x min                            |

For ribbon wire, use the equivalent round wire diameter which gives the same cross sectional area as the ribbon wire being tested. Flat portion of hook (horizontal) shall be  $\geq 1.25 \text{ x}$  the diameter of the wire being tested.

- b. The hook shall be smooth and free of defects which could compromise the test results or damage the wire being pulled.
- c. Travel speed of the hook shall be controlled to that impact loading as the hook initially contacts the wire shall be no more than 20 percent of the specified nondestructive bond pull force.
- d. Final hook placement shall be accomplished under observation at 15X minimum magnification. A microscope with a zoom capability may be used for indexing the hook.
- e. The fixturing which holds the package shall allow positioning the hook for optimum force application to the wire.
- f. An indicator shall either (1) measure the force required to cause failure of the interconnect; or (2) provide visual indication that the predetermined load has been applied.
- g. The hook shall be in a fixed position which restricts motion along a straight line between each bond, so that it will not rise to the highest point which could result in a test for only one bond (e.g., as for a ball bond).

3. <u>PROCEDURE</u>. The test shall be conducted as specified in the applicable acquisition document, as a sample or as a screen, and shall be consistent with the particular bond materials and construction. All bond wires in each device shall be pulled and counted, and the specified sampling, acceptance, and added sample provisions shall be observed, as applicable. Where there is any adhesive, encapsulant or other material under, on, or surrounding the wire such as to increase the apparent bond strength, the test shall be performed prior to the application of the material.

- a. Set the rate of force application.
- b. Mount the specimen to be tested and set the lifting mechanism to apply the specified force for the appropriate wire size and material.
- c. The device shall be rotated and positioned such that the hook contacts the wire between midspan and loop apex without causing adverse wire deformation (for forward wedge and ball bonding, this would be between midspan and die edge; for reverse bonding, this would be between midspan and package edge) and the pulling force is applied in a perpendicular direction to the die or substrate surface. See Figure 2023-1.
- d. The lifting mechanism shall be actuated to stress the wire bond such that the specified stress is applied with minimum impact loading and with no overshoot greater than specified accuracy of the indicator at any time during the bond pull. The dwell time of maximum force application shall be a maximum of one second.
- e. Observe whether the bond breaks.
- f. If the bond breaks, reject the device and proceed to the next device, unless rework is acceptable. If so, record the identification of the broken bond and the device containing the bond. If rework is permitted, all bonds shall be tested prior to any bond rework and reworked bonds shall be tested.
- g. If no bonds on the device break, accept the device as satisfactory.
- h. Repeat a through g for all bonds to be tested.
- i. Record the total number of wires or wire bonds that fail when subjected to the predetermined stress.
- j. Record the number of devices that failed the test.

3.1 <u>Failure criteria</u>. Any bond pull which results in separation (of bonds at the bond interface or breakage of the wire or interconnect anywhere along the entire span including bond heels) at an applied stress less than the specified stress for the applicable material and construction shall constitute a failure. Unless otherwise specified, the applied nondestructive pull stress shall be 80 percent of the preseal minimum bond strengths for the applicable material, size and construction given in table I of method 2011 or figure 2011-2 of method 2011. Table I herein lists pull force values for commonly used wire sizes.

NOTE: RF/microwave hybrids that require extremely flat loops which may cause erroneous wire pull data may use the following formula to determine the proper wire pull value.

 $V_1 = V_2 \sin \theta$ 

- Where:  $V_1$  = New value to pull test.
  - $V_2$  = Table I value for size wire tested.
  - $\theta$  = Greatest calculated wire loop angle (figure 2023-2).

Also, RF/microwave hybrids that contain tuning wires (designated wires that will alter RF performance when moved) or wires that cannot be accessed with a pull hook must be simulated on a test coupon in such a way to allow hook access for purposes of pull testing. These wires are to be bonded at the same time the production hybrids are bonded using the same setup, operator, schedule, and elements (electrical rejects may be used). The test coupon wires are to be pull tested in lieu of the tuning or inaccessible wires on the production hybrid. Failures on the test coupon shall be considered as failures to production units and appropriate action is to be taken in accordance with the applicable specification (figure 2023-3).

| AL and AU wire<br>diameter<br>(inches) | Pull force<br>(gf)<br>AL | Pull force<br>(gf)<br>AU |
|----------------------------------------|--------------------------|--------------------------|
| 0.0007                                 | 1.2                      | 1.6                      |
| 0.0010                                 | 2.0                      | 2.4                      |
| 0.00125                                | 2.5                      | 3.2                      |
| 0.0013                                 | 2.5                      | 3.2                      |
| 0.0015                                 | 3.0                      | 4.0                      |
| 0.0030                                 | 9.5                      | 12.0                     |

## TABLE I. Nondestructive pull forces.

NOTES:

- 1. Nondestructive pull force values for wire sizes not specified shall be 80 percent of the preseal pull forces for aluminum or gold wire given in method 2011.
- 2. Tolerances shall be ±0.3 gf for pull forces up to 6 gf and ±5 percent for pull forces above 6 gf.
- Any bond subjected to a nondestructive pull force exceeding the specified pull force and the positive tolerance shall be eliminated and not counted toward the PDA failures.

3.2 <u>Alternative procedure</u>. This alternate procedure may be used where 100 percent non-destructive bond pull cannot be performed because of high pin count (greater than or equal to 84 terminals) and small bonding wire pitch at the package post (less than or equal to 12 mils).

3.2.1 <u>In-process controls</u>. In order for a manufacturer to use the alternate procedure, a SPC program shall be implemented for the wire bond operation in accordance with TechAmerica EIA-557, Statistical Process Control Systems. Any change in the various effects shown to be significant by the characterization with respect to wire bond strength shall require a re-characterization of the wire bonding process for the changed effect(s) on wire bond integrity. For QML, the SPC program and the requirements listed herein shall be approved by the qualifying activity and may be subject to an audit at any time by the government qualification activity. For Non-Jan devices, the SPC program and the requirements listed herein are subject to review by the government agency responsible for the acquisition or their designee. All statistical evaluation, characterizations, and designed experiments shall be available for review.

3.2.1.1 <u>Applicable incoming materials</u>. Applicable incoming materials including wafer pad metallization targets, package bonding post, and bonding wire shall have their critical characteristics determined and made requirements for acceptance using either incoming inspection or vendor SPC data. Critical characteristics shall include possible sources of material contamination (e.g. excessive carbon content in aluminum wire). Also, the applicable incoming inspection requirements of MIL-PRF-38535 or MIL-PRF-38534 shall apply.

3.2.1.2 <u>Applicable manufacturing processes</u>. Applicable manufacturing processes including bond pad metal disposition, glassivation etch, and worst case package seal excursion shall have their critical characteristics determined and placed under SPC control. Also, the process control requirements of the applicable general specification shall apply for these operations including contamination controls, preventative maintenance procedures and schedules, and complete removal of glassivation from the bonding pad.

3.2.1.3 For packages with gold plated posts. For packages with gold plated posts, the device manufacturer shall perform a bake test on one device from each incoming package lot. This test shall evaluate for basic plating or contamination anomalies of the package post. The package shall be wire bonded post-to-post. The wire bonded package shall be baked at 300 degrees Celsius for 1 hour in either air or inert atmosphere. Bond strength shall then be tested in accordance with MIL-STD-883, method 2011, using a sample size number = 45, C = 0 on the number of wires pulled. If any bond strength failure is determined to be package plating or contamination related then the package lot shall not be used for this alternative unless the defect can be effectively screened and the package lot resampled to a tightened sample size number = 76, C = 0 for the number of wires pulled.

3.2.1.4 <u>An active foreign material control program</u>. An active foreign material control program shall be in accordance with MIL-STD-883, method 2010 or method 2017. A procedure and system for storing and handling wafers, packages, related piece parts, and unsealed devices that will prevent contamination through package seal including face masks, lint free gloves, restrictions on particle generating make-up, hair covers, and cleanroom gowns.

3.2.1.5 <u>A 100 percent pre-bond visual inspection procedure</u>. A 100 percent pre-bond visual inspection procedure of the die pads and package post shall be documented. The visual inspection shall be performed at 100-200X in an ISO 14644-1, Class 5 environment. Cleaning to remove rejectable contamination is allowed. No device shall exhibit evidence of the following criteria:

- a. Glassivation on the designed open contact area of the bond pads.
- b. Chemical, film, photoresist or liquid contamination on the pads or posts.
- c. Particulate and /or foreign material contamination on the pads or the critical bond area of the posts greater than 0.25 mils in diameter.
- d. Die pads and package posts that do not meet all applicable requirements of MIL-STD-883, method 2010, condition A or method 2017.
- NOTE: 100 percent pre-bond visual inspection may be waived by the qualifying activity provided a 100 percent pre-clean of pads and posts is performed, and all pads and posts for five (5) randomly selected devices pass the inspection criteria. Precleaning may also be waived by the qualifying activity if historical data demonstrates the cleaning is unnecessary. No cleaning is allowed during sample inspection. A 100 percent pre-clean and sample inspection of 5(0) may be repeated a maximum of two times. Rejection of the sample after the second pre-clean shall result in a 100 percent pre-bond inspection of the lot in accordance with 3.2.1.5. An investigation of the rejects in the lot and sample shall be required and corrective action, as necessary shall be instituted. Until then, 100 percent pre-bond inspection is required. Once the effectiveness of any corrective action has been determined, the 100 percent pre-bond inspection may be eliminated.

3.2.1.6 <u>Bonding machine parameters</u>. Bonding machine parameters (e.g., temperatures, pressure, timing, fixtures, wire size, wire material, height settings, etc.) must be defined for each die/package combination. The bonding equipment parameters ranges shall be optimized by designed experiments. The experiments shall consider variations in bonding wire geometry (e.g., loop height, wire length, shelf height, etc.). The experiments shall establish the predicted strength and tolerance of the bonding operation. The allowable performance ranges of the bonding parameters determined by controlled experiments shall be documented. Equipment parameter changes outside the allowable limits must be evaluated and documented as to still meeting the predicted wire pull strength and tolerance.

Note: ASTM Standards F 458 and F 459 may be used as guideline documents.

3.2.1.7 Process capability study. After the wirebond process has been demonstrated to be in a condition of stability and statistical control, a process capability study shall demonstrate that the probability of any device failing the minimum post-seal bond strength is P <.0001. The probability must meet the accumulative probability at the device level and not at the individual wire level. The distributional form of the post-seal bond strengths shall be statistically evaluated for conformance to the selected sampling distribution (e.g., Gaussian, lognormal, Wiebull, etc.). The capability study sample size shall be sufficient to detect a shift in the distribution of the worst case package/die combination to a 100 parts per million level. The beta risk to the consumer shall be .001 or less. (See Appendix A for normal distribution example.) The process capability study shall be performed periodically. The capability study may be accomplished by characterizing the wire pull strengths of one or more worst case package/die combinations. Selection of the worst case package/die combination results from worst case package/die combinations must be readily extended to all devices.

3.2.1.8 <u>Control limits and action procedures</u>. The results of the evaluations in 3.2.1.6 and 3.2.1.7 shall be used in determining control limits and action procedures for the wire bond operation. A destructive wire bond strength sampling plan for each wire bonder shall include start and completion of each assembly lot, frequency of sampling the assembly lot, and changes in operators (manual wire bonding only), wire spools, package lots, or setup conditions. The bond strength data shall include the force required for failure, the physical location of failure, and the nature of the failure. Electrical rejects from the same wafer lot may be used for the destructive wire bond pulls. In the event that bond wire strengths are outside the predicted values for the wire, or class of wires with similar geometry, the bonder shall be inactivated immediately and not returned to production until tests show that the operation is back under statistical control. A procedure for the traceability, recovery, and disposition of all units bonded since the last successful bond strength test is required.

3.2.1.9 <u>Time and temperature characterization</u>. Initially, a time and temperature characterization shall be performed for each major type of wire bond metallurgical interface (e.g., gold/aluminum, etc.) to determine the electrical and mechanical integrity of the wire bonds with respect to such factors as; flexing of wire bonds due to thermal expansion, and microcracks or microvoids at the metallurgical interface. Evidence from the characterization shall demonstrate that the integrity of the bonds is sufficient for a device to function over its expected life. Life usage conditions shall exceed 50,000 cycles from a 0 - 85 degree Celsius temperature range at the bonds. Time and temperature degradation factors for accelerated testing must be justified against these minimal life usage conditions.

3.2.1.10 <u>Wire bond integrity</u>. If pre-burn-in, interim and post burn-in electrical failures (opens/shorts), qualification, or quality conformance inspection failures indicate questionable wire bond integrity then an analysis is required to verify the bond integrity. If any bond is confirmed to be defective; the applicable inspection lot or sublot will be rejected, an evaluation performed to determine the cause of the bond failure, corrective actions implemented based on the evaluation, and disposition of other affected inspection lots or sublots. The failure analysis and corrective actions will be retained and made available to the qualifying activity upon request.

3.2.2 Lot acceptance procedure. Each assembly lot shall receive a post-seal bond wire integrity acceptance test. A separate assembly lot acceptance test is required for each wire bonder, and for any changes in setup conditions, wire spool, package lot, or wafer lot, unless such differences have been demonstrated to be statistically insignificant. A post-seal destructive wire bond sampling and test plan with the following minimum requirements shall be documented.

- a. More than one device shall be subjected to the acceptance test. Electrical, non-wire bond related visual, or package seal rejects may be used for the post-seal wire bond test.
- b. The destructive wire pulls shall be evaluated in meeting the post-seal bond strength limits in MIL-STD-883, Method 2011, or as established in 3.2.1.7. The assembly lot shall be accepted if the wire bond strengths meet the requirements of sections c, d, and e below.
- c. All wires or a minimum of 50 randomly selected wires shall be pulled from each sampled device. The post-seal bond strength distribution(s) must demonstrate that the wire bond process is in statistical control, has not changed with respect to the distribution characterized for a one-sided lower control limit, and no single destructive pull is less than the specified post-seal bond strength limit. The sample size shall be sufficient to demonstrate that the statistical distribution of all wires pulled has not changed with respect to central tendency or dispersion in such a way as to violate a p < .0001 at the device level. The beta risk to the consumer shall be .01 or less. The method of statistical analysis shall be documented and approved by the qualifying activity.</p>
- d. A minimum of 8 wires shall be evaluated from each sampled device to represent the worst case wires as determined to potentially violate the lower specification limit. Their wire pull strengths shall be within the predicted tolerances established in 3.2.1.6. Any wire pull strengths outside the predicted tolerance in the characterized distribution shall require evaluation as to the cause of the out of control condition, and additional worst case wires shall be pulled to determine whether the wire bond strength distribution meets a probability at the wire level of P < 1-[.9999\*\*(1/n)] (n = number of bonding wires in the package). The lot is rejected if this criteria is not met.</p>
- e. If any bond fails the acceptance criteria, a documented action plan shall be followed to determine the cause of the failure. Wire bond failures verified as non-bond related shall be documented, and additional post-seal wire bond pulls shall be conducted to demonstrate statistical control as described in 3.2.2.1.c and d. If a failure is verified as bond integrity related (e.g., contamination on wire, glassivation on the bonding pad, etc.), all devices within the applicable assembly lot shall be rejected. Wire bonding shall be suspended on the applicable bonding equipment until a failure analysis, MIL-STD-883, method 5003, of the failed bond is performed and corrective action is implemented and recorded.
- 4. <u>SUMMARY</u>. The following details shall be specified in the applicable acquisition document:
  - a. The applied lifting force if other than as specified in 3.1.
  - b. The sampling, acceptance, or screening requirements.
  - c. The percent defective allowable (PDA) as applied to the number of failures with respect to the number of wires tested.
  - d. The requirements for reporting of failure categories, when applicable.



Figure 2023-1. Bond pull hook placement location.



FIGURE 2023-2. Wire loop angle.





#### APPENDIX A

#### Capability Study Example

The worst case die/package combination for the example product line is a 100 wire package with the smallest die. The worst case die/package combination is based on the characterized worst case wire geometry and number of bonding wires. A post seal bond pull of 2 grams or less is considered unacceptable for 1.25 mil diameter aluminum wire. The proposed military standard requires a failure rate of no greater than 100 parts per million.

The distribution of bond pulls across devices is examined for each wire length. A statistical test is done for normality and in this example there is no reason to reject the assumption of normality. The worst case wire length in terms of variability and closeness to the specification of 2 grams is identified. The mean of this worst case distribution is found to be 4.26 grams with a standard deviation of .5 grams.

Thus, for this distribution the 2 gram specification is 4.52 standard deviations away [(4.26-2)/(.5)] and corresponds to a ppm level of approximately 3.1. If the distribution was to shift to the 100 ppm level such that 2 grams corresponds to 100 ppm (i.e., the 2 gram spec is now only 3.719 standard deviations below the mean), a shift of about .8 sigma [4.52-3.719] from the present bond pull mean of 4.26 would be required. This information is used to determine the number of devices needed for the capability study.

The following table can be used where the data is normally distributed:

| Sigma shift to 100 ppm level | Devices needed |
|------------------------------|----------------|
| 0.4                          | 140            |
| 0.5                          | 90             |
| 0.6                          | 62             |
| 0.7                          | 46             |
| 0.8                          | 35             |
| 0.9                          | 28             |
| 1.0                          | 22             |
| 1.1                          | 19             |
| 1.2                          | 16             |
| 1.3                          | 13             |
| 1.4                          | 11             |
| 1.5 or greater               | 10             |

 $n = [(Z_alpha + Z_beta)^{*2}]/(d^{*2})$ 

d = standard deviation shift = 0.8

alpha = 0.05 ; Z\_alpha = -1.645

beta = 0.001 ; Z\_beta = -3.09

[see Diamond, 1989, Practical Experiment Designs, pages 45-47]

Therefore,  $n = [(1.645 + 3.09)^{**2}]/(.8)^{**2} = 22.42/.64 = 35$ . Thirty five devices are used in this capability study.

Using the standard bonding process, the 35 devices (each having 100 wires) are submitted to package seal, and post-seal bond strength measured.

For each wire position a mean and standard deviation is calculated across the 35 devices. mean = xbar standard deviation = sd

The distributions are evaluated and show no significant departure from normality.

The lower spec limit is determined: Here a lower bond pull of 2 grams.

#### APPENDIX A

For each wire position a "Z" is calculated:

Z = (xbar - LSL) / sd

For each wire position a probability of wire failure is determined by finding the probability of being below the Z value. Use of normal probability tables are utilized in this example because of the distributions being normally distributed. For this example there will be 100 values.

The probability of device failure is calculated by summing the 100 p values for failure of a wire position.

P(Device Failure) = Summation of P(failure of wire position)

= 0.00005 for this example or 50 parts per million

For this example it has been demonstrated that the probability of any device failing the minimum post-seal bond strength is less than 0.0001.



FIGURE 2023-4. Bond strength versus probability.

#### METHOD 2024.2

## LID TORQUE FOR GLASS-FRIT-SEALED PACKAGES

1. <u>PURPOSE</u>. The purpose of this test is to determine the shear strength of the seal of glass-frit-sealed microelectronic packages. This is a destructive test.

2. <u>APPARATUS</u>. The test equipment shall consist of suitable fixed or adjustable clamps and fixtures to secure devices while applying a torque to the seal area. The torque mechanism and holding fixtures should provide adequate support to the base and lid (especially for flat packs, chip carrier packages, or other thin profile packages) to assure that the torque is applied predominantly to the seal area without significant bending, warping or displacement of the package being tested. A torsion wrench or torque-applying mechanism capable of applying a torque of at least 12.8 newton meter (114 in-lbf) with a gauge capable of measuring the force with an accuracy and precision of  $\pm 5$  percent of the reading or  $\pm 0.2$  newton meter, whichever is greater, shall be used to apply torque to the lid. For smaller seal area packages a torsion wrench or torque-applying mechanism with sufficient capacity to separate the package and with an accuracy and precision of  $\pm 5$  percent of the reading or  $\pm 0.2$  newton meter whichever is greater, may be used to allow for a more accurate reading. The torque mechanism shall have a peak indicator for retaining the maximum stress applied or other equivalent stress recording system.

3. <u>PROCEDURE</u>. The device shall be held by the device body and torque applied to the lid of the device or vice versa. The lid torque fixtures shall be placed to assure that it only applies torque to the side area of the package lid, base, or spacer. Contact to the sealing glass should be avoided. The lid torque fixture may touch the package leads but not in such a way that significant torque is transferred directly through the leads. The torque shall be applied gradually and smoothly until package separation occurs, or the reaching of the 12.8 newton meter torque limit. The torque required for package separation or the reaching of the 12.8 newton meter torque limit shall be recorded. The torque shall be applied such that the axis of rotation is perpendicular to the sealing plane and the axis of rotation shall be located at the geometric center of the sealing area (see figure 2024-2).

3.1 <u>Separate glass seals</u>. For packages with more than one glass-frit-seal (e.g., separate glass-frit-seals for the lid and the lead frame), each seal shall be torqued and rated separately against the failure criteria. A failure of either seal shall constitute failure of the test. Alternatively, the two seals may be simultaneously stressed by holding only the lid and base and applying the torque specified for the larger seal area.

3.2 <u>Failure criteria</u>. Failure criteria are based on not achieving the designated torque without breakage or lid separation. The designated torque is a function of the device seal area, as illustrated in Figure 2024-1. A device where package separation or breakage occurs at a torque value less than specified in table I shall constitute a failure. If the entire package (lid, seal, and base) breaks in a direction normal to the plane of the applied torque (i.e., showing evidence of improperly applied torque) with parts of lid and base still fused together, the package may be discarded without counting as a failure and a replacement sample substituted to complete the required testing.

- 4. <u>SUMMARY</u>. The following details shall be specified in the applicable acquisition document:
  - a. The minimum torque if other than the value specified in table I.
  - b. Number of devices to be tested.
  - c. Requirement for data recording where applicable.

METHOD 2024.2 15 January 1982

| Design seal area<br>(cm2) | Torque                |                               |                             |
|---------------------------|-----------------------|-------------------------------|-----------------------------|
|                           | Newton meter<br>(N-m) | Inch-pounds force<br>(in-lbf) | Meter-grams force<br>(m-gf) |
| <0.22                     | 0.5                   | 4                             | 50                          |
| 0.221-0.32                | 0.7                   | 6                             | 70                          |
| 0.321-0.47                | 1.0                   | 9                             | 100                         |
| 0.471-0.65                | 1.7                   | 15                            | 170                         |
| 0.651-0.85                | 2.5                   | 22                            | 250                         |
| 0.851-1.08                | 3.4                   | 30                            | 350                         |
| 1.081-1.41                | 4.4                   | 39                            | 450                         |
| 1.411-1.73                | 5.9                   | 52                            | 600                         |
| 1.731-2.05                | 7.4                   | 65                            | 750                         |
| 2.051-2.50                | 8.8                   | 78                            | 900                         |
| 2.501-3.00                | 10.8                  | 96                            | 1100                        |
| >3.00                     | 12.8                  | 114                           | 1300                        |

# TABLE I. Minimum torque limits versus design seal area.

Various units are presented for the convenience of those using conventional torque wrenches scaled in metric or English system units. All values have been rounded off from the direct conversion values beginning with N-m and are acceptable for use in quality conformance and qualification inspection.

1 m-gf = 0.009807 N-m 1 in-lbf = 0.1130 N-m



a. TWO PIECE PACKAGE



**b. THREE PIECE PACKAGE** 

Seal area = ed - xy

If the cavities in the lid and base are not equal, the area "XY" shall be determined from the larger of the cavities in the lid or base.

FIGURE 2024-1. Design seal area.

METHOD 2024.2 15 January 1982





METHOD 2024.2 15 January 1982

## METHOD 2025.4

## ADHESION OF LEAD FINISH

1. <u>PURPOSE</u>. This destructive test is intended to determine the integrity of all primary and undercoat lead finishes.

2. <u>APPARATUS</u>. This test requires suitable clamps and hardware necessary to apply the bending stress through the specified bend angle. Optical equipment capable of magnification of 10X to 20X.

3. <u>PROCEDURE</u>. Unless otherwise specified, the bend stress shall be applied to randomly selected leads from each device selected for test and shall be performed after application of the primary finish and after sealing. Unless otherwise specified, the sampling shall be sample size number = 15, C = 0 based on the number of leads tested chosen from a minimum of three devices. The leads shall be bent in the least rigid direction. If there is no least rigid direction, they may be bent in any direction. The coated lead shall be bent repeatedly in the same direction (or plane) through an angle of at least 90° at a radius of less than four times the lead thickness or diameter at approximately the mid point of the lead lengths until fracture (i.e., lead breaks off) of the base metal occurs.

3.1 <u>Failure criteria</u>. No cracking, flaking, peeling, blistering, loosening, or detachment of the coating(s) at the interface(s) shall result from probing the bend/break area with a sharp instrument. Cracks in the base metal shall not be considered a failure unless accompanied by cracking, flaking, peeling, blistering, loosening, or detachment of the primary coating(s) or undercoating(s).

- NOTE: In tin lead or heavy tin coatings, the failure criteria listed should not be confused with shearing and tearing associated with fatigue fractures and slip-planes which develop into cracks and result in rupture.
  - 4. <u>SUMMARY</u>. The following details shall be specified in the applicable acquisition document:
    - a. Sampling criteria, if other than specified (see 3).
    - b. Failure criteria, if other than specified (see 3.1).

METHOD 2025.4 19 August 1994

This page intentionally left blank

METHOD 2025.4 19 August 1994

#### METHOD 2026

#### RANDOM VIBRATION

1. <u>PURPOSE</u>. This test is conducted for the purpose of determining the ability of the microcircuit; to withstand the dynamic stress exerted by random vibration applied between upper and lower frequency limits to simulate the vibration experienced in various service-field environments. Random vibration is more characteristic of modern-field environments produced by missiles, high-thrust jets, and rocket engines. In these types of environments, the random vibration provides a more realistic test. For design purposes, however, a swept frequency sinusoidal test may yield more pertinent design information.

#### 2. APPARATUS.

2.1 <u>Vibration system</u>. The vibration system, consisting of the vibration machine, together with its auxiliary equipment shall be capable of generating a random vibration for which the magnitude has a gaussian (normal) amplitude distribution, except that the acceleration magnitudes of the peak values may be limited to a minimum of three times the rms (three-sigma ( $\alpha$ ) limits). The machine shall be capable of being equalized so that the magnitude of its spectral-density curve will be between specified limits (for example, see figures 2026-1 and -2). When the test item, or a substitute equivalent mass, is appropriately secured to the vibration machine. The equalization of an electrodynamic vibration machine system is the adjustment of the gain of the electrical amplifier and control system so that the ratio of the output-vibration amplitude to the input-signal amplitude is of a constant value (or given values) throughout the required frequency spectrum.

#### 2.1.1 Control and analysis of vibration.

- a. Spectral-density curves. The output of the vibration machine shall be presented graphically as power-spectral density versus frequency. <u>1</u>/ The spectral-density values shall be within +40 and -30 percent (±1.5 dB) of the specified values between a lower-specified frequency and 1,000 Hz, and within +100 and -50 percent (±3 dB) of the specified values between 1,000 and an upper-specified frequency (2,000 Hz). A filter bandwidth will be a maximum of one-third-octave or a frequency of 25 Hz, whichever is greater.
- 1/ Power-spectral density is the mean-square value of an oscillation passed by a narrow-band filter per unit-filter bandwidth. For this application it is expressed as G<sup>2</sup>/f where G<sup>2</sup>/f is the mean-square value of acceleration expressed in gravitational units per number of cycles of filter bandwidth. The spectral-density curves are usually plotted either on a logarithmic scale, or in units of decibels (dB). The number of decibels is defined by the equation:

$$dB = 10 \log \frac{G^2 / f}{G_r^2 / f} = 20 \log \frac{G / \sqrt{f}}{G_r / \sqrt{f}}$$

The rms value of acceleration within a frequency band between  $f_1$  and  $f_2$  is:

$$G_{rms} = \left[\int_{f_1}^{f_2} G^2 / f \, df\right]^{1/2}$$

where  $G_r^2/f$  is a given reference value of power-spectral density, usually the maximum specified value.

METHOD 2026 25 April 1983

 Distribution curves. A probability density-distribution curve may be obtained and compared with a gaussian-distribution curve. The experimentally-obtained curve should not differ from the gaussian curve by more than ±10 percent of the maximum value.

2.2 <u>Monitoring</u>. Monitoring involves measurements of the vibration excitation and of the test-item performance. When specified, the device shall be monitored during the test. The details of the monitoring circuit, including the method and points of connection to the specimen, shall be specified.

2.2.1 <u>Vibration input</u>. The vibration magnitude shall be monitored on a vibration machine, on mounting fixtures, at locations that are as-near as practical to the device mounting points. When the vibration input is measured at more than one point, the minimum input vibration shall be made to correspond to the specified test curve (see figures 2026-1 and 2026-2). For massive test-items and fixtures, and for large-force exciters or multiple-vibration exciters, the input-control value may be an average of the average magnitudes of three or more inputs. Accelerations in the transverse direction, measured at the test-item attachment points, shall be limited to 100 percent of the applied vibration.

3. <u>PROCEDURE</u>. The device(s) shall be rigidly fastened on the vibration platform and the leads adequately secured. The vibration machine shall then be operated and equalized or compensated to deliver the required random frequencies and intensities conforming to the curves specified in test condition I, figure 2026-1 or test condition II, figure 2026-2. The device(s) shall be subjected to a random vibration specified by the test condition letter (see tables I and II) for a duration of 15 minutes in each of the orientations X, Y, and Z. Where this test is performed as part of a group or subgroup of tests, the post-test measurements or inspections need not be performed specifically at the conclusion of this test.

3.1 <u>Examination</u>. After completion of the test, an external visual examination of the marking shall be performed without magnification or with a viewer having a magnification no greater than 3X and a visual examination of the case, leads, or seals shall be performed at a magnification between 10X and 20X. This examination and any additional specified measurements and examination shall be made after completion of the final cycle or upon completion of a group, sequence, or subgroup of tests which include this test.

3.2 <u>Failure criteria</u>. After subjection to the test, failure of any specified measurement or examination (see 3 and 4), evidence of defects or damage to the case, leads, or seals, or illegible markings shall be considered a failure. Damage to marking caused by fixturing or handling during tests shall not be cause for device rejection.

- 4. <u>SUMMARY</u>. The following details shall be specified in the applicable acquisition document:
  - a. Test condition (see 3).
  - b. Measurements after test (see 3 and 3.1).
  - c. Test condition I or II and letter (A-K).
  - d. Test duration if other than specified.
  - e. Requirement for test to be conducted with device powered up, when applicable.



FIGURE 2026-1. Test condition I, random vibration test-curve envelope (see table I).

| Characteristics                                |                                                        |                                                                           |  |
|------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------|--|
| Test<br>condition<br>letter                    | Power<br>spectral<br>density                           | Overall<br>rms G                                                          |  |
| A<br>B<br>C<br>D<br>E<br>F<br>G<br>H<br>J<br>K | .02<br>.04<br>.1<br>.2<br>.3<br>.4<br>.6<br>1.0<br>1.5 | 5.2<br>7.3<br>9.0<br>11.6<br>16.4<br>20.0<br>23.1<br>28.4<br>36.6<br>44.8 |  |

TABLE I. Values for test condition I. 1/

1/ For duration of test, see 4.



FIGURE 2026-2. Test condition II, random vibration test-curve envelope (see table II).

| Characteristics                      |                                                 |                                                            |  |
|--------------------------------------|-------------------------------------------------|------------------------------------------------------------|--|
| Test<br>condition<br>letter          | Power<br>spectral<br>density                    | Overall<br>rms G                                           |  |
| A<br>B<br>C<br>D<br>E<br>F<br>G<br>H | .02<br>.04<br>.06<br>.1<br>.2<br>.3<br>.4<br>.6 | 5.9<br>8.3<br>10.2<br>13.2<br>18.7<br>22.8<br>26.4<br>32.3 |  |
| JK                                   | 1.0<br>1.5                                      | 41.7<br>51.1                                               |  |

TABLE II. Values for test condition II. 1/

1/ For duration of test, see 4.

#### METHOD 2027.2

## SUBSTRATE ATTACH STRENGTH

1. <u>PURPOSE</u>. The purpose of this test is to determine the strength of the element attachment system when subjected to force in the Y1 axis. This method is applicable to semiconductor die attached to headers or substrates by means of organic materials. Uses include material evaluations and process control.

2. <u>APPARATUS</u>. The test equipment shall consist of a tensile strength tester capable of applying a force equal to 1,000 psi (6895 kpa) times the area of the largest die to be tested with an accuracy of ±5 percent or 1.75 ounces (50 gm) force, whichever is less. The test equipment shall have the following capabilities.

- a. A range of replaceable die contact tools such that each contacting surface shall be 60 to 100 percent of the area of the die under test.
- b. Provision to assure that the die contact tool is held perpendicular to the die mounting plane of the header or substrate.
- c. A rotational capability between the die contact tool and the header/ substrate holding fixture.

3. <u>PROCEDURE</u>. The test shall be conducted by placing a small amount of a quick setting adhesive on the contacting tool which is then attached to the die surface (figure 2027-1). After sufficient adhesive curing the sample is subjected to a vertical pull force as defined herein.

3.1 <u>Force applied</u>. A force sufficient to lift the die from its mounting or equal to twice the minimum specified tensile strength (figure 2027-2) whichever occurs first, shall be applied to the die using the apparatus of 2 above.

3.2 <u>Failure criteria</u>. If the separation occurs between the die surface and the die contacting tool at less than twice the minimum specified tensile strength, the particular die pull test will not be counted in the sample as either passing or failing. When this occurs, the DUT may either be retested or replaced with a substitute device to be tested in its place. The following criteria constitute a failure when the die is lifted from the header/substrate:

- a. Separation at less than the minimum die tensile strength (1.0X) as shown on figure 2027-2).
- b. Separation at less than 200 percent of the minimum die attach strength (2.0X) as shown on figure 2027-2 and no evidence of attachment at the interface between the die attach medium and the die or header/substrate.
- 3.2.1 Recording. When specified, the force required to achieve separation will be recorded with the failure category.

4. <u>SUMMARY</u>. The following details shall be specified in the applicable acquisition document:

- a. Minimum die pull strength if other than that shown on figure 2027-2.
- b. Number of die to be tested and the acceptance number.
- c. Requirements for data recording.



FIGURE 2027-1. Die contact tool adhered to die top surface prior to lift off.

METHOD 2027.2 22 March 1989



FIGURE 2027-2. Die attach strength criteria (minimum force versus die attach area).

METHOD 2027.2 22 March 1989

This page intentionally left blank

METHOD 2027.2 22 March 1989

## METHOD 2028.4

# PIN-GRID PACKAGE DESTRUCTIVE LEAD PULL TEST

1. <u>PURPOSE</u>. This method provides a test for determining the integrity of pin-grid type package leads by measuring the capability of the package leads to withstand an axial force.

2. <u>APPARATUS</u>. The apparatus for this test shall consist of suitable equipment for supplying the specified stress to the package lead. A calibrated measurement and indication of the applied stress in grams-force (gf) shall be provided by equipment capable of measuring stresses up to twice the specified minimum limit value, with an accuracy of  $\pm 5$  percent or  $\pm 0.25$  kgf, whichever is greater.

3. <u>PROCEDURE</u>. The stress shall be applied to the leads to be tested randomly selected from a minimum of 3 devices prior to start of the test. Tension only shall be applied, without shock, to each lead to be tested in a direction parallel to the axis of the lead. The tension shall be increased until the minimum acceptable pull strength is reached or upon separation of the lead from the braze pad. The tension shall be applied as close to the end of the lead as possible.

3.1 <u>Failure criteria</u>. The minimum acceptable lead pull strength shall be  $1.70 \times 10^7$  grams-force per square inch of cross-sectional lead area (e.g., the minimum pull strength of a lead with an average cross-sectional area of  $2.5 \times 10^{-4}$  in<sup>2</sup> will be 4.3 kgf.)

4. <u>SUMMARY</u>. The following details shall be specified in the applicable acquisition document:

- a. Number and selection of leads, if different from above.
- b. Measured lead pull strength and minimum required pull strength, if different from above.

METHOD 2028.4 27 July 1990

This page intentionally left blank

METHOD 2028.4 27 July 1990

## METHOD 2029.1

## CERAMIC CHIP CARRIER BOND STRENGTH (DESTRUCTIVE PUSH TEST)

1. <u>PURPOSE</u>. The purpose of this test method is to measure strengths of bonds external to leadless microelectronic packages (e.g., solder bonds from chip carrier terminals to substrate or wiring board).

2. <u>APPARATUS</u>. The apparatus for this test method shall consist of suitable equipment for applying the specified stress to the device terminals. A calibrated measurement and indication of the applied stress in grams force (gf) shall be provided by equipment capable of measuring stresses up to twice the specified limit value, with an accuracy of ±5 percent or ±0.25 gf, whichever is the greater tolerance.

3. <u>PROCEDURE</u>. The test shall be conducted using the following test procedure. All push tests shall be counted and the specified sampling, acceptance, and added sample provisions shall be observed, as applicable. A minimum of 4 chip carriers (or use all chip carriers if 4 are not available) on each of a minimum of 2 completed substrates or wiring boards shall be used. Where there is any adhesive, encapsulant, or other material under, on, or surrounding the chip carrier such as to increase the apparent bond strength, the bond strength test shall be performed prior to application.

3.1 <u>Test samples</u>. When packages are bonded to substrates or wiring boards other than those in completed devices, the following conditions shall apply:

- a. The sample of packages for this test shall be taken at random from the same chip carrier population as that used in the completed devices that they are intended to represent.
- b. The packages for this test shall be bonded on the same bonding apparatus as the completed devices, during the time period within which the completed devices are bonded.
- c. The test package substrates shall be processed and handled identically with the completed device substrates, during the same time period within which the completed device substrates are processed.
- 3.1.1 <u>Sample preparation</u>. Substrates must be prepared as follows:
  - a. A roughly circular area comprising 50 percent, +5 percent, -0 percent of the bonded side of each package to be tested shall be exposed by either end-mill drilling of the test substrate or other suitable means. If it is not possible to expose the ceramic in this manner, the packages shall be bonded onto test substrates into which the proper hole(s) and hole size(s) has (have) been manufactured, providing all other conditions of 3.1 have been met.
  - b. Suitable support must be provided for the test substrate so that there is a minimum of flexure of the substrate during the test. This support, if necessary, may be provided by bonding the substrate to a rigid metal plate having a hole pattern matching that of the test substrate.
  - c. A cylindrical rigid metal test post must be prepared for each hole size, which will be inserted through the support plate and test substrate holes. The post will be used to transmit the specified stress from the stress-source equipment to the exposed package surface. The diameter of the post shall be 85 percent (+5 percent, -0 percent) of the corresponding test hole diameter. The length of the post shall be sufficient to extend 1 inch (+100 percent, -0 percent) from the open end of the test hole when the post is inserted completely into the hole.
- 3.2 <u>Testing</u>. The test shall be performed in the following manner:
  - a. A single package shall be pushed during each test sequence.
  - b. A layer of teflon tape in accordance with A-A-58092 or equivalent shall be placed between the exposed chip carrier surface and the test post prior to testing.

METHOD 2029.1 7 June 2013

c. Insert test post into test hole. The contact of the test post to the ceramic chip carrier shall be made without appreciable impact (<0.1 inch/minute). With the stressing element of the test equipment traveling at a constant rate of 0.02 ±1 percent inch/second, apply sufficient force to chip carrier (through test post) to break all chip carrier to substrate bonds on at least three edges of chip carrier under test. When failure occurs, the force at the time of failure and the failure category shall be recorded. Any test resulting in the fracturing of either the chip carrier or test substrate shall be considered unacceptable. The data from the test shall be discarded, and the test performed again.</p>

3.3 <u>Failure criteria</u>. Any push test which results in separation with a bond strength of less than 30 kg-force per linear inch (1180 g-force per linear mm) of solder pad width shall constitute a failure. The bond strength shall be determined by dividing the separating force by the total of the solder pad widths as measured on the substrate at the package edge, in a direction parallel to the package edge.

3.3.1 <u>Failure category</u>. Failure categories are as follows. When specified, the stress required to achieve separation and the predominant category of separation shall be recorded.

- a. Device fracture.
- b. Failure in package-bond interface.
- c. Terminal break at point not affected by bonding process.
- d. Failure in bond-substrate conductor interface.
- e. Conductor lifted from board or substrate.
- f. Fracture within board or substrate.
- 4. <u>SUMMARY</u>. The following details shall be specified in the applicable acquisition document.
  - a. Minimum bond strength if other than specified in 3.3 or details of required strength distributions if applicable.
  - b. Sample size number and accept number and selection and number of devices to be tested on each substrate, if other than 4.
  - c. Requirement for reporting of separation forces and failure categories, when applicable (see 3.3.1).

#### METHOD 2030.2

# ULTRASONIC INSPECTION OF DIE ATTACH

1. <u>PURPOSE</u>. The purpose of this examination is to nondestructively detect unbonded regions, delaminations and/or voids in the die attach material and at interfaces within devices through the measurement of acoustic continuity. It establishes methods and criteria for ultrasonic inspection of devices.

For certain device structures or die attach materials, a dramatic distinction between well-bonded and poorly bonded conditions may be difficult to achieve. This factor should be considered in relation to the design of each device when application of this test method is specified.

# 2. DEFINITIONS.

2.1 The term "die attach interface" as used in this test method refers to the entire bulk area between the die and the substrate to which it is bonded. For die attach interfaces, this includes the interface between the die attach material and the die, the interface between the die attach material and the substrate, plus the die attach material itself.

2.2 The term "bulk material" as used in this test method refers to the entire thickness within a specific layer of material. For die attach, the attachment material by itself is considered a bulk material.

2.3 The term "ultrasonic inspection" as used in this test method refers to high frequency ultrasonic visualization (imaging) which produces a gray or color scale output such as may be provided by ultrasonic scanning (US) or acoustic microscope (AM) techniques. The most common mode utilized for die attach inspection is an X-Y plane scan at specified depth(s) in Z, which is commonly referred to as C-Scan or C-mode imaging. Other ultrasonic techniques may also be utilized to obtain the die attach integrity data.

2.4 The term "reflected" as used in this test method refers to the change in direction of an ultrasound wave front at an interface between two different media so that the wave front returns via the medium from which it originated.

2.5 The term "reflection mode" as used in this test method refers to an ultrasonic scan or acoustic microscope that uses one transducer as both the pulser and receiver. (This is also known as a pulse/echo system.)

2.6 The term "transmitted" as used in this test method refers to the propagation of an ultrasound wave through a media or an interface between media that allows it to continue through the structure.

2.7 The term "transmission mode" as used in this test method refers to an ultrasonic scan or an acoustic microscope that transmits ultrasound completely through the sample from a sending transducer to a receiver on the opposite side.

3. <u>APPARATUS</u>. The apparatus and materials for this test shall include:

3.1 <u>Ultrasonic inspection equipment</u>: The ultrasonic inspection equipment shall have a test frequency sufficient to penetrate to the die attach material interface. In the case that the opening of a sealed hermetic or non-hermetic device with a known air cavity is undesirable, the ultrasonic equipment shall be capable of detecting an acoustic signal that enters the top and bottom or back of a package and is reflected by or transmitted through to the desired material interface. The test frequencies and focal distances shall be adequate to achieve a resolution capable of detecting voids as small as 0.0254 mm (0.001 inch) in diameter, when inspecting through the die is desired, but this may not be feasible due to the construction of the device. In such cases, the test frequency and focal distance shall be chosen to ensure penetration down to the desired material interface with the achievable resolution being a secondary consideration.

3.2 <u>Output device</u>: A hard copy gray or color scale recording unit or other direct recording device (computer storage) shall be used to produce an image for analysis (manual or automated). The dynamic range of the output image shall be at least 256 discernible colors or levels of gray scale. The appropriate gray/color scale shall be included in each image. The image, hard copy or digital, shall be large enough to achieve a resolution capable of detecting a void as small as 0.0254 mm (0.001 inches) in diameter, when inspecting through the die, or the best feasible resolution for that application.

3.3 <u>Holding tank</u>: A holding tank for containing the coupling fluid and locating fixtures (as needed) to ensure accurate and repeatable placement of the devices inspected. The holding tank, locating fixtures and any auxiliary supporting hardware shall be constructed of materials that will be unaffected by corrosion or other reactivity in the presence off the coupling fluid.

3.4 <u>Ultrasonic detector</u>: Reflection mode imaging shall be used when the opening of a sealed, hermetic device is undesirable. For inspection of the die attach interfaces within a sealed device, as an example, it shall be capable of detecting an acoustic signal which enters the back or bottom of the package and is reflected by the material interface(s). The reflection and/or transmission modes of imaging shall be used when inspecting a non-hermetic or the opening of a sealed hermetic device is allowable.

4. <u>PROCEDURE</u>. The ultrasonic inspection instrument shall be selected or adjusted as necessary to obtain satisfactory images and achieve maximum image details within the sensitivity requirements for the device or defect features the test is directed toward. In the case of reflection mode or transmission mode images, care must be exercised to insure that the ultrasound penetrates and is sensitive to the entire die attach interface or bulk material area of interest

4.1 <u>Mounting and handling</u>. The devices shall be mounted in the holding tank so that the devices are not damaged or contaminated and are in the proper plane for inspection. The devices may be mounted in any type of fixture providing the fixtures do not block the view from the ultrasonic transducer to any portion of the body of the device in the region of interest. The coupling fluid in the holding tank shall be distilled water or other suitable noncorrosive liquid. The devices shall remain in the coupling fluid for as short a time as possible. Subsequent to the ultrasonid inspection, proper cleaning and drying of the samples are required. Refer to IPC J-STD-033 for the recommended bake out times and procedures to remove any ingressed moisture within a non-hermetic surface mount devices.

4.2 <u>Views</u>. All devices, shall have at least one image view made with the ultrasound penetrating the device in a direction perpendicular to the plane of the material interfaces, and for which there is acoustic continuity from the device exterior surface to the die attach interface(s) (Note: Generally, the Z-axis direction with the die attach parallel to the X-Y plane). For devices with no sealed air gap above the die (unlidded or non-hermetic devices), an image view made with the ultrasound directed from (reflected) or through (transmitted) the surface of the die to the material interface(s) may be specified (see figure 2030-1 for examples).

4.3 <u>Recording and marking</u>. The ultrasonic image shall be printed using paper and with at least a resolution of 300 data elements per inch nominal or stored in a digital file format by the equipment. The image shall be identified by unambiguously marking the paper on which the image is printed or stored within the digital file format with, but not limited to the following information:

4.3.1 Device manufacturer's name or code identification number.

4.3.2 Device type or part number.

4.3.3 Production lot number or date code or inspection lot number.

4.3.4 Ultrasonic image view number and date.

4.3.5 Device serial or cross reference numbers, where applicable.

4.3.6 Ultrasonic laboratory identification, if other than device manufacturer.

4.3.7 Mounting material utilized for the die attachment, if known.

4.4 <u>Recording with nonprint techniques</u>. The use of documentation techniques, other than paper recording techniques is permitted (e.g., computer records, digital data files) provided that the equipment is capable of storing results of at least equal quality when compared to printed recording techniques, and all requirements specified herein, except those pertaining to the actual paper recording. If possible, the digital file name should incorporate a unique device identifier, such as a serial number, as part of the file name.

4.5 Serialized devices. When device serialization is required, each device shall be readily identified by a serial number.

4.6 <u>Set up verification.</u> When imaging lidded (sealed) devices, one open lid device of the same type and construction should be available to set up the equipment. The device may be a scrapped, nonoperational device or a known set up sample with known voids which will be used to identify internal landmarks and insure the equipment is properly operating.

4.7 <u>Tests</u>. Ultrasonic frequency gate settings, receiver attenuation, and other equipment settings shall be selected to achieve the resolution desired for the type of inspection being accomplished, in the example of die attach a resolution of 0.0254 mm (0.001 inch) in diameter, when inspecting through the die. Optimize the ultrasonic signal reflected from the material interface of interest, and distinguish image features with as great a contrast as possible. Ultrasonic images shall be made for each view required.

4.8 <u>Operating personnel</u>. Personnel who will perform ultrasonic inspection shall have training in ultrasonic imaging procedures and techniques so that defects revealed by this method can be validly interpreted and compared with applicable standards.

4.9 Interpretation of ultrasonic images. Ultrasonic images shall be inspected to determine that each device conforms to this standard and defective devices shall be rejected. Interpretation of the image shall be made under moderate light level conditions without a glare on the recording paper's surface or the display monitor. The image shall be viewed at an appropriate magnification to determine acceptance as specified herein. Automated percentage void or bond area calculations can be utilized instead of visual analysis upon confirming that the automated method is at least equal to the accuracy of the visual method (see figure 2030-2 for example of automated method).

#### 4.10 Reports of records.

4.10.1 <u>Reports of inspection</u>. When specified, the manufacturer shall furnish inspection reports with each shipment of devices. The report shall describe the results of the ultrasonic inspection, and list the purchase order number or equivalent identification, the part number, the date code, the quantity inspected, the quantity rejected, and the date of test. For each rejected device, the part number, the serial number when applicable, and the cause for rejection shall be listed.

4.10.2 <u>Ultrasonic image and report retention</u>. When specified, the manufacturer shall retain a set of the ultrasonic images and a copy of the inspection report. These shall be retained for the period specified by the procuring activity in the acquisition document.

4.11 Examination and acceptance criteria for die attach. In the examination of devices, the following aspects shall be considered unacceptable die attach interface, and devices that exhibit any of the following defects shall be rejected. If heat transfer is a concern, defects directly under the "hot" regions of the attach interface may be an issue and should be evaluated further with reliability testing.

4.12 <u>Voids and Unbonded Area.</u> When imaging devices ultrasonically, certain types of mounting material may not give true representation of voids; therefore the mounting material shall be noted on the inspection report, when known.

4.12. 1 Total of voids in excess of 50 percent of the total intended interface region (see figure 2030-3).

4.12.2 A single void in excess of 15 percent of the total intended interface region (see figure 2030-3).

4.12.3 A single corner void in excess of 10 percent of the total intended interface region (see figure 2030-3).

4.12.4 When the interface region of interest is divided into four equal quadrants by bisecting both pairs of opposite edges, any quadrant exhibiting interface region voids in excess of 70 percent of the intended interface quadrant region (see figure 2030-3).

In case of dispute, the percent of voiding shall be determined by actual measurement from the digital image using percentage void and bond image analysis functions with at least two threshold levels, i.e. B&W.

5. <u>SUMMARY</u>. The following details shall be specified in the applicable acquisition document:

5.1 Number of views, if other than indicated in 4.2.

5.2 Image marking, if other than indicated in 4.3 or marking of samples to indicate they have been ultrasonically imaged, if required.

5.3 Defects to be sought in the samples and criteria for acceptance or rejection, if other than indicated in 4.12.

5.4 Image and report retention per 4.10.2, if applicable.

5.5 Test reports, if other than indicated in 4.10.1.



Example 2030-1a: Unlidded device reflection mode image through the die to die attach interface.



Example 2030-1b: Unlidded device reflection mode image through substrate side to die attach interface.



Example 2030-1c: Non-hermetic device reflection mode image through substrate side to die attach interface (see figure 2030-2 for example automated method analysis).

FIGURE 2030-1. Example Reflection Mode Grayscale Images of Die Attach Interface.



FIGURE 2030-2. Example Automated Method Analysis Report for Die Attach Interface.

Typical Transmission Mode Image Analysis (Two threshold levels – B&W)



Typical Reflection Mode Image Analysis (Two threshold levels – B&W)



Reject: Single void larger than 15 percent (%) of total intended interface. Reject: Corner void larger than 10 percent (%) of total intended interface.





Accept: No single void larger than 15 percent (%) of total intended interface. Accept: Corner void of area less than 10 percent (%) of total intended interface.





Reject: Quadrant more than 70 percent (%) unbonded.



Accept: All quadrants less than 70 percent (%) unbonded.





= Void or Unbonded area

FIGURE 2030-3. Void criteria for die attach material interface inspection.

This page intentionally left blank

## METHOD 2031.1

## FLIP-CHIP PULL-OFF TEST

1. <u>PURPOSE</u>. The purpose of this test is to measure the strength of internal bonds between a semiconductor die and a substrate to which it is attached in a face-bond configuration.

2. <u>APPARATUS</u>. The apparatus for this test shall consist of suitable equipment for applying the specified stress to the bonds. A calibrated measurement and indication of the applied stress in grams force (gf) shall be provided by equipment capable of measuring stresses up to twice the specified minimum limit value, with an accuracy of ±5 percent or ±0.25 gf, whichever is the greater tolerance.

3. <u>PROCEDURE</u>. The test shall be conducted using the following procedure. All die pulls shall be counted and the specified sampling, acceptance, and added sample provisions shall be observed, as applicable. The sample size number and accept number specified shall determine the number of die to be tested (not bonds). For hybrid or multichip devices, a minimum of 4 die or all die if four are not available on a minimum of 2 completed devices shall be used. All pull tests shall be performed prior to the application of encapsulants, adhesive, or any material which may increase the apparent bond strength.

When flip chips are bonded to substrates other than those in completed devices, the following conditions shall apply:

- a. The sample of chips for this test shall be taken at random from the same chip population as that used in the completed devices that they are intended to represent.
- b. The chips for this test shall be bonded on the same bonding apparatus as the completed devices, during the time period within which the completed devices are bonded.
- c. The test chip substrates shall be processed, metallized, and handled identically with the completed device substrates, during the same time period within which the completed device substrates are processed.

3.1 <u>Testing</u>. The calibrated pull-off apparatus (see 2) shall include a pull-off rod (for instance, a current loop of nichrome or Kovar wire) having a cross-sectional area of 75 percent, +3 percent, -5 percent of the chip surface area. The rod shall make connection with a hard setting adhesive material (for instance, a cyanoacrylate or other adhesive possessing high tensile strength) on the back of the flip chip. The substrate shall be rigidly installed in the pull-off fixture and the pull-off rod shall make firm mechanical connection to the adhesive material. The die shall be pulled without shock, within 5° of the normal at a rate of 500 grams ±100 grams per second, until the die separates from the substrate. When a failure occurs, the force at the time of failure, the calculated force limit, and the failure category shall be recorded.

3.2 <u>Failure criteria</u>. Any flip-chip pull which results in separation under an applied stress less than  $500 \text{ kg/in}^2 \text{ x}$  average solder bump area (in<sup>2</sup>) x number of solder bumps shall constitute a failure.

3.2.1 <u>Failure category</u>. Failure categories are as follows: When specified, the stress required to achieve separation and the predominant category of separation or failure shall be recorded.

- a. Silicon broken.
- b. Lifted metallization from chip.
- c. Separation at bond-chip interface.
- d. Failure within bond.

METHOD 2031.1 27 July 1990

- e. Separation at bond-substrate interface.
- f. Lifted metallization from substrate.
- g. Substrate broken.
- 4. <u>SUMMARY</u>. The following details shall be specified in the applicable acquisition document.
  - a. Minimum bond strength if other than specified in 3.2 or details of required strength distributions if applicable.
  - b. Sample size number and accept number and selection and the number of die to be tested, if other than 4
  - c. Requirement for reporting of separation forces and failure categories, when applicable (see 3.2.1).

# METHOD 2032.3

#### VISUAL INSPECTION OF PASSIVE ELEMENTS

1. <u>PURPOSE</u>. The purpose of this test is to inspect passive elements used for microelectronic applications, including RF/microwave, for the visual defects described herein. This test can be performed at the unmounted element level, or prior to sealing or encapsulation, on a 100 percent inspection basis, to detect and eliminate elements with visual defects that could lead to failure in normal application. It may also be performed on a sample inspection basis at the unmounted element level, or prior to sealing or encapsulation, to determine the effectiveness of the manufacturer's quality control and handling procedures for passive elements. The inspection criteria define the visual requirements for class H and class K elements (classes of passive elements refer to screening requirements of MIL-PRF-38534).

2. <u>APPARATUS</u>. The apparatus for this test shall include optical equipment capable of the specified magnification(s) and any visual standards (drawings, photographs, etc.) necessary to perform effective inspection and to enable the operator to make objective decisions as to the acceptability of the element being inspected. Adequate fixturing shall be provided for handling elements during inspection to promote efficient operation without inflicting damage to them.

- 3. PROCEDURE.
  - a. <u>General</u>. The element shall be inspected in a suitable sequence of observations within the specified magnification ranges to determine compliance with class H or class K visual requirements. If a specified visual inspection requirement is in conflict with element design, topology or construction, it shall be documented and specifically approved by the acquiring activity. Inspection for all of the visual defect criteria in this test shall be performed on all elements to which they are applicable. Where a criterion is intended for a specific element type, process, or technology, it has been so indicated.
  - b. <u>Sequence of inspection</u>. The order in which criteria are presented is not a required order of inspection and may be varied at the discretion of the manufacturer.
  - c. <u>Inspection control</u>. In all cases, inspections prior to the final pre-seal inspection shall be performed under the same quality program that is required at final pre-seal inspection. Care shall be exercised after unmounted element inspection to prevent any handling induced defects from occurring and to insure that defects created during such handling will be detected and rejected at final pre-seal inspection. If an element is electrostatic discharge (ESD) sensitive, then appropriate precautions shall be taken.
  - d. <u>Inspection environment</u>. Inspection of unmounted elements shall be conducted in a Class 8 controlled environment (see paragraph 3.i (7)), except that the maximum allowable relative humidity shall not exceed 65 percent. Final pre-seal visual inspection shall be conducted in a Class 8 controlled environment for class H and a Class 5 controlled environment for class K. During the time interval between final pre-seal visual inspection and preparation for sealing, mounted elements shall be placed in a Class 6 controlled environment. Both mounted and unmounted elements shall be in covered containers when transported from one controlled environment to another.
  - e. <u>Magnification</u>. "High magnification" inspection shall be performed perpendicular to the element with illumination normal to the element surface. Other angles at which the inspection can be performed, and at which the element can be illuminated, may be used at the option of the manufacturer if the visual presentation is the same as used in the originally specified conditions. "Low magnification" inspection shall be performed with either a monocular, binocular, or stereo microscope with the element under suitable illumination, tilted at an angle not greater than 30° from the perpendicular. The magnification ranges to be used for inspection are specified at the start of each section and are called out at the start of each major criteria grouping.
  - f. <u>Reinspection</u>. When inspection for product acceptance or quality verification of the visual requirements herein is conducted subsequent to the manufacturer's successful inspection, the additional inspection shall be performed at the magnification specified herein, unless a specific magnification is required by the acquisition document.
  - g. <u>Exclusions</u>. Where conditional exclusions have been allowed, specific instruction as to the location and conditions for which the exclusion can be applied shall be documented in the assembly drawing.

h. Format and conventions. For ease of understanding and comparison, visual criteria are presented side-by-side in a columnar format. Class H criterion are presented in the left column and class K criterion are presented in the right column. When there are differences, the applicable parts of the class H criterion are underlined, for ease of comparison and clarity, and the differences only are shown in the class K column. When there are similarities, the phrase "same as class H" is used with no underlining of the class H criterion. If a requirement is not applicable to either product class, this is indicated by "N/A." A note in the class H column is applicable to class K unless otherwise specified in the class K column. A note in the class K column is applicable to class K only. Two kinds of notes are used herein, regular notes (NOTE:) and precautionary notes (PRECAUTIONARY NOTE:). A regular note is a integral part of a criterion. A precautionary note is not an integral part of the criterion but serves to alert the user to a requirement of the General Specification for Hybrids, MIL-PRF-38534. The phrases "except by design," "intended by design," "by design," or "unless otherwise specified by design" require that the element drawing be referenced to determine intent. For inspections performed at 100X, the criteria of "0.1 mil of passivation, separation, or metal" is satisfied by a "line of passivation, separation, or metal." Reference herein to "that exhibits" is satisfied when the visual image or visual appearance of the element under examination indicates a specific condition is present that does not require confirmation by any other method of testing. When other methods of test are used to confirm that a defect does not exist, they shall be approved by the acquiring activity. In the figures, cross-hatched areas represent metallization, blank areas represent resistor material and shaded areas represent exposed underlying material. The letters "x", "y", or "z" represent the dimension of interest and the letter "d" represents the original dimension. Most figures show the reject condition only.

## i. Definitions:

- (1) <u>Active circuit area</u> is all functional circuitry, operating metallization, or any connected combinations of these. In the case of resistors, it includes all resistor material that forms a continuous path between two metallized areas (usually bonding pads).
- (2) <u>Block resistor</u> is a solid, rectangular shaped resistor, which, for purposes of trimming, is designed to be much wider than would be dictated by power density requirements and shall be identified in the approved manufacturer's precap visual implementation document.
- (3) <u>Bonding pad</u> is a metallized area (usually located along the periphery of the element) at which an electrical connection is to be made by the user of the element.
- (4) <u>Bridging</u> is complete connection between circuit features not intended to be connected.
- (5) <u>Conductive substrate</u> is one that can conduct electricity. Copper or doped silicon, for example, are conductive substrates. Alumina and quartz, for example, are nonconductive (insulating) substrates.
- (6) <u>Contact window</u> is an opening (usually square) through the oxide (or insulating) layer for the purpose of allowing contact by deposited material to the substrate.
- (7) <u>Controlled environment (Clean Room)</u> is one that maintains the humidity and particle count in the working atmosphere below specified limits, as defined by ISO 14644-1. A Class 5 controlled environment has no more than 100 (0.5 μm or greater) particles/cubic foot of air, a Class 6 controlled environment has no more than 1,000 (0.5 μm or greater) particles/cubic foot of air, and a Class 8 controlled environment has no more than 100,000 (0.5 μm or greater) particles/cubic foot of air. The maximum allowable relative humidity shall not exceed 65 percent.
- (8) <u>Corrosion</u> is the gradual wearing away of metal, usually by chemical action, with the subsequent production of a corrosion product.
- (9) <u>Crazing</u> is the presence of numerous, minute, interconnected surface cracks.
- (10) <u>Crossover</u> is the transverse crossing of metallization paths, without mutual electrical contact, achieved by the deposition of an insulating layer between the metallization paths in the area of crossing.
- (11) <u>Detritus</u> is fragments of original or trim-modified resistor or conductor material.
- (12) <u>Dielectric</u> is an insulating material that does not conduct electricity but may be able to sustain an electric field. It can be used in crossovers, as a passivation or a glassivation, or in capacitors.

- (13) Foreign material is any material that is foreign to the element or any non-foreign material that is displaced from its original or intended position in the element. It is considered attached when it cannot be removed by a nominal gas blow (approximately 20 psig) or by an approved cleaning process. Conductive foreign material is any substance that appears opaque under those conditions of lighting and magnification used in routine visual inspection. Particles are considered to be embedded in glassivation when there is evidence of color fringing around the periphery of the particle.
- (14) <u>Glassivation</u> is the top layer(s) of transparent insulating material that covers the active circuit area, including metallization, but not bonding pads. Crazing is the presence of numerous minute cracks in the glassivation. Cracks are fissures in the glassivation layer resulting from stress release or poor adhesion. The cracks can form loops over metallized areas.
- (15) <u>Kerf</u> is the clear area in a trimmed resistor resulting from the removal of resistor material by the trimming operation. In laser trimming, the Kerf is bounded by the reflow zone (which is characterized by adherent, melted resistor material), the scorched heat-affected zone (which is characterized by discoloration of the resistor film without alteration of its physical form), and the undisturbed zone.



- (16) <u>Mar</u> is a surface disturbance such as an indentation or a buff mark.
- (17) <u>Metallization, multilevel (conductors)</u> is alternate layers of metallization, or other material used for interconnection, that are isolated from each other by a grown or deposited insulating material. The term "overlaying metallization" refers to any metallization layer on top of the insulating material.
- (18) <u>Metallization, multilayered (conductors)</u> is two or more layers of metallization, or other material used for interconnection, that are not isolated from each other by a grown or deposited insulating material. The term "underlying metallization" refers to any metallization layer below the top layer of metallization.
- (19) <u>Metallization, operating (conductors)</u> is all metallization (gold, aluminum, or other material) used for interconnection. Bonding pads are considered to be operating metallization. Alignment markers, test patterns, and identification markings are not considered to be operating metallization.
- (20) <u>Narrowest resistor width</u> is the narrowest portion of a given resistor prior to trimming; however, the narrowest resistor width for a block resistor may be specified in the approved manufacturer's design documentation.
- (21) <u>Neck-down is tapering of a resistor line at a metallization interface</u>. Resistor material taper is typically equal on both sides of the line and is less abrupt than a void.
- (22) <u>Nicking (partial cut)</u> is incomplete or inadvertent trimming of a resistor adjacent to the one being trimmed or of the next ladder rung of the same resistor.
- (23) <u>Nonplanar element</u> is one that is essentially three-dimensional.
- (24) Original separation is the separation dimension or space that is intended by design.

- (25) <u>Original width</u> is the width dimension that is intended by design.
- (26) Oxide defect is an irregularly shaped defect in the oxide characterized by two or three colored fringes at its edges.
- (27) <u>Passivation</u> is the silicon oxide, silicon nitride, or other insulating material, that is grown or deposited directly on the element prior to the deposition of metal.
- (28) <u>Passivation step</u> is a change in thickness of the passivation layer by design.
- (29) <u>Passive elements</u> are planar resistors, capacitors, inductors, and patterned substrates (both single-layer and multilayer), and nonplanar chip capacitors, chip resistors, chip inductors, and transformers.
- (30) <u>Patterned substrate</u> is a substrate on which conductors and components, such as resistors or capacitors, are formed using thick or thin film manufacturing techniques.
- (31) <u>Planar element</u> is one that is essentially two-dimensional with all points in a common plane.
- (32) <u>Protrusion</u> is a jutting-out of a circuit feature. Protrusion is typically caused by a photolithographic or screening defect.
- (33) <u>Resistor ladder</u> is a resistor structure resembling a ladder in appearance that can be trimmed in incremental steps. A coarse ladder structure is one in which trimming of a rung results in a large incremental resistance change (one that can cause an out-of-tolerance condition to occur). A fine ladder structure is one in which trimming of a rung results in a small incremental resistance change (one that can not cause an out-of-tolerance condition to occur).
- (34) <u>Resistor ladder</u> rung is that portion of a resistor ladder structure intended to be laser trimmed to result in an incremental change in resistance.
- (35) <u>Resistor loop</u> is a resistor structure resembling a loop in appearance that can be trimmed. A coarse loop structure is one in which trimming results in a large resistance change (one that can cause an out-of-tolerance condition to occur). A fine loop structure is one in which trimming results in a small resistance change (one that cannot cause an out-of-tolerance condition to occur).
- (36) <u>Resistor material, self-passivating</u> is one on which a conformal insulating layer can be thermally grown (such as tantalum nitride on which tantalum pentoxide is grown).
- (37) <u>Scorching</u> is discoloration of laser trimmed thin film resistor material without alteration of its physical form.
- (38) <u>Scratch, metallization</u> is any cut, including probe marks, in the surface of the metallization. A mar on the metallization surface is not considered to be a scratch.
- (39) <u>Scratch, resistor</u> is any cut in the resistor film. A mar on the resistor surface is not considered to be a scratch.
- (40) <u>Sidebar</u> is that portion of a resistor ladder structure to which rungs are attached. Sidebars are not intended to be laser trimmed.
- (41) Substrate is the supporting structural material into or upon which, or both, functional circuits are formed.
- (42) <u>Surface Acoustic Wave (SAW) element</u> is a planar element fabricated typically using thin film manufacturing techniques on various substrate materials. Size varies as a function of frequency and design features include interdigitated fingers.
- (43) <u>Terminal</u> is a metal area used to provide an electrical access point to functional circuitry.
- (44) <u>Thick film</u> is conductive, resistive or dielectric material screen printed onto a substrate and fired at temperature to fuse into its final form.
- (45) <u>Thin film</u> is conductive, resistive or dielectric material, usually less than 50,000Å in thickness that is deposited onto a substrate by vacuum evaporation, sputtering, or other means.

METHOD 2032.3 1 June 2015

- (46) <u>Underlying material</u> is any layer of material below the top-layer metallization. This includes metallization, resistor, passivation or insulating layers, or the substrate itself.
- (47) <u>Via</u> is an opening in the insulating material in which a vertical conductive electrical connection from one metallization layer to another is made.
- (48) <u>Vitrification</u> is conversion into glass or a glassy substance by heat and fusion.
- (49) <u>Void, metallization</u> is any missing metallization where the underlying material is visible (exposed). Voids typically are caused by photolithographic, screen, or mask related defects, not by scratches.
- (50) <u>Void, resistor</u> is any missing resistor material where the underlying material is visible (exposed). Voids typically are caused by photolithographic, screen, or mask related defects, not by scratches.
- (51) <u>Wraparound conductor</u> is one which extends around the edge of the substrate by design.
- (52) <u>Coupling (air) bridge</u> is a raised layer of metallization used for interconnection that is isolated from the surface of the element by an air gap or other insulating material.
- (53) <u>Pit</u> is a depression produced in a substrate surface typically by non-uniform deposition of metallization or by non-uniform processing such as excessively powered laser trim pulses.
- (54) <u>Substrate, hard</u> is the inorganic, rigid material into or upon which or both, functional circuits are formed. Typical materials are alumina and silicon.
- (55) <u>Blister, metallization</u> is a hollow bump that can be flattened.
- (56) <u>Nodule, metallization</u> is a solid bump that cannot be flattened.
- (57) <u>Substrate plug via</u> is a cylinder-like volume in the substrate material filled with conductive material which makes electrical connection from contact areas on the top surface to the back surface of the substrate.
- (58) <u>Whisker</u> is a spontaneous columnar or cylindrical filament, usually of monocrystalline metal, emanating from the surface of a finish. Whiskers are not to be confused with dendrites. Whiskers have the following characteristics:
  - a. An aspect ratio (length/width) greater than 2.
  - b. Can be kinked, bent, or twisted.
  - c. Usually have a uniform cross-sectional shape.
  - d. May have striations along the length of the column and/or rings around the circumference of the column.
  - e. Length of 10 microns or more. Features less than 10 microns may be deemed important for research but are not considered significant for this test method.
- (59) <u>Dendrites</u> are fern-like growths on the surface of a material. They can form as a result of electromigration of an ionic species produced during solidification.
- (60) <u>Probe marks</u> are scratches on the bond pads made by probes during electrical measurements.

3.1. <u>Thin film resistor element planar inspection (Including patterned substrates, discrete resistor elements, or other planar thin film element inspection)</u>. Inspection for visual defects described in this section shall be conducted on each thin film passive element. The "high magnification" inspection shall be within the range of 100X to 200X for both class H and class K. The "low magnification" inspection shall be within the range of 30X to 60X for both class H and class K. When inspection is performed prior to mounting, then elements utilizing ceramic or glass type substrates, without backside metallization, shall be inspected using backlighting for conditions of hair-line voiding or bridging. Patterned substrates that have geometries of 2.0 mils or greater shall be inspected at 10X to 60X magnification.

- 3.1.1. <u>Operating metallization defects "high magnification"</u>. No element shall be acceptable that exhibits:
  - NOTE: The metallization defect criteria contained in this section apply to operating metallization only.

# 3.1.1.1. <u>Metallization scratches and voids</u>. No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                                                                                                                                                                                                                      | Class K                          | Figures                                                                                                                     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| a. A scratch, probe mark, or<br>void in the metallization,<br>excluding bonding pads, that<br>both exposes underlying<br>material anywhere along its<br>length and leaves <u>less than 50</u><br><u>percent</u> of the original<br>metallization width undisturbed<br>(see 2032-1h).<br>NOTE: Underlying material<br>does not have to be exposed<br>along the full length of the<br>scratch. | a. Same as Class H.              | ACCEPT-<br>x > d/2<br>d Exposed<br>UNDERLYING<br>MATERIAL<br>REJECT-<br>x < d/2<br>REJECT-<br>x < d/2<br>REJECT-<br>x < d/2 |
| b. Scratch, probe mark, or void                                                                                                                                                                                                                                                                                                                                                              | b. Less than 75                  | FIGURE 2032-1h                                                                                                              |
| in the bonding pad area that<br>both exposes underlying<br>material and reduces the<br>metallization path width, where<br>it enters the bonding pad, and<br>leaves less than 50 percent of<br>its original metallization width.<br>If two or more metallization<br>paths enter a bonding pad,<br>each shall be considered<br>separately (see figure 2032-2h).                                | percent (see figure<br>2032-2k). | ACCEPT-<br>y>d/2<br>d<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v<br>v             |
|                                                                                                                                                                                                                                                                                                                                                                                              |                                  | FIGURE 2032-2h FIGURE 2032-2k                                                                                               |
| c. Scratch that completely<br>crosses the metallization path<br>and damages the surface of the<br>surrounding passivation,<br>glassivation, or substrate on<br>either side.                                                                                                                                                                                                                  | c. Same as Class H.              | No figure supplied.                                                                                                         |
| d. Scratches, probe marks, or<br>voids in the bonding pad area<br>that expose underlying material<br>over greater than 25 percent of<br>the original unglassivated<br>metallization area.                                                                                                                                                                                                    | d. Same as Class H.              | No figure supplied.                                                                                                         |
| NOTE: For RF/microwave<br>elements on nonconductive<br>substrates, a void created in the<br>bonding pad area as a result of<br>wire bond removal for<br>performance optimization or<br>tuning, is not rejectable provided<br>that the void remains entirely<br>visible.                                                                                                                      |                                  |                                                                                                                             |

# 3.1.1.2. <u>Metallization corrosion</u>. No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                                                                                  | Class K             | Figures             |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| a. Any metallization corrosion.<br>NOTE: Metallization having any<br>localized discolored area shall<br>be closely examined and<br>rejected unless it is<br>demonstrated to be a harmless<br>film, glassivation interface, or<br>other obscuring effect. | a. Same as class H. | No figure supplied. |

# 3.1.1.3 <u>Metallization adherence</u>. No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                                                                          | Class K             | Figures             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| a. Any metallization lifting, peeling, or blistering.                                                                                                                                                                                            | a. Same as Class H. | No figure supplied. |
| NOTE: Nodules are acceptable.<br>In order to determine if a bump in<br>the metallization is a blister or a<br>nodule, attempt to flatten the<br>bump with a nonmetallic<br>instrument. If the bump flattens,<br>then it is a blister.            |                     |                     |
| NOTE: These criteria are not<br>applicable to undercutting or<br>separation induced anomalies<br>(for example, metallization lifting<br>due to scribe and break or<br>diamond sawing) since these are<br>not indicative of adhesion<br>problems. |                     |                     |

3.1.1.4. Metallization protrusion. No element shall be acceptable that exhibits:



# 3.1.1.5. <u>Metallization alignment</u>. No element shall be acceptable that exhibits:



# 3.1.1.6. Metallized through-hole defects, "high magnification". No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                              | Class K             | Figures             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| a. Through-hole metallization<br>that is not vertically continuous<br>or that does not cover at least a<br>continuous 50 percent of the<br>inside, circumferential surface<br>area unless by design. | a. Same as Class H. | No figure supplied. |

# 3.1.1.7. Wrap-around connection defects, "high magnification". No element shall be acceptable that exhibits:



METHOD 2032.3 1 June 2015

3.1.1.8. <u>Substrate plug via defects, "low magnification"</u>. When inspected from each side of the substrate, no element shall be acceptable that exhibits:

NOTE: These are minimum requirements. Via flatness and other requirements shall be in accordance with the applicable detail drawings. The via fill may consist of thick film metallization.

| Class H                                                                                                           | Class K                    | Figures                              |
|-------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------------|
| a. A complete void through the via.                                                                               | a. Same as Class H.        | See figure 2032-6h.                  |
| b. Any lifting, peeling, or blistering of the via metallization.                                                  | b. Same as Class H.        | See figure 2032-6h.                  |
| c. Via fill less than 75% of the total surface area of the via plug and less than 75% of the substrate thickness. | c. Same as Class H.        | See figure 2032-6h.                  |
|                                                                                                                   |                            |                                      |
| VIA FILL < 75%<br>REJECT                                                                                          |                            | VIA FILL < 75%<br>REJECT             |
| REJECT                                                                                                            |                            | REJECT                               |
|                                                                                                                   | FIGURE 2032-6h. <u>Cla</u> | sses H and K via plug fill criteria. |

## 3.1.2. <u>Passivation defects "high magnification"</u>. No element shall be acceptable that exhibits:



# 3.1.3. <u>Glassivation defects, "high magnification"</u>. No device shall be acceptable that exhibits:

| Class H                                                                                                                                                                                                                                                                         | Class K             | Figures             |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| a. Glass crazing or damage that<br>prohibits the detection of visual<br>criteria contained herein.                                                                                                                                                                              | a. Same as Class H. | No figure supplied. |
| b. Any lifting or peeling of the glassivation.                                                                                                                                                                                                                                  | b. Same as Class H. | No figure supplied. |
| NOTE: Lifting or peeling of the glassivation is acceptable when it does not extend more than 1.0 mil from the designed periphery of the glassivation, provided that the only exposure of metallization is of adjacent bonding pads or of metallization leading from those pads. |                     |                     |
| c. A void in the glassivation that<br>exposes two or more adjacent<br>operating metallization paths,<br>excluding bonding pad cutouts,<br>unless by design.                                                                                                                     | c. Same as Class H. | No figure supplied. |
| d. Unglassivated non-active circuit areas greater than 5.0 mils in any dimension, unless by design.                                                                                                                                                                             | d. Same as Class H. | No figure supplied. |
| e. Unglassivated areas at the edge of a bonding pad exposing the conductive substrate.                                                                                                                                                                                          | e. Same as Class H. | No figure supplied. |

# 3.1.3. <u>Glassivation defects</u>, "high magnification" - Continued.

| Class H                                                                                                                                                                                                                                                                                                                                                                                                                 | Class K                   | Figures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f. Glassivation covering more<br>than 25 percent of a bonding<br>pad area.                                                                                                                                                                                                                                                                                                                                              | f. Same as Class H.       | No figure supplied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| g. Crazing in glassivation over a resistor.                                                                                                                                                                                                                                                                                                                                                                             | g. Same as Class H.       | No figure supplied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| h. Misalignment of the<br>glassivation that results in<br>incomplete coverage of a<br>resistor, unless by design.                                                                                                                                                                                                                                                                                                       | h. Same as Class H.       | No figure supplied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| i. Glassivation scratches or<br>voids that expose any portion of<br>a resistor or fusible link except<br>for polycrystalline silicon links<br>where the glassivation is opened<br>by design.                                                                                                                                                                                                                            | i. Same as Class H.       | No figure supplied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| j. Scratches in the glassivation<br>that disturb metallization and<br>bridge metallization paths.                                                                                                                                                                                                                                                                                                                       | j. Same as Class H.       | No figure supplied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| k. Cracks (not crazing) in the<br>glassivation that form a closed<br>loop over adjacent metallization<br>paths.                                                                                                                                                                                                                                                                                                         | k. Same as Class H.       | No figure supplied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| NOTE: Criteria of 3.1.3a-k can<br>be excluded when the defects<br>are due to laser trimming. In this<br>case, the defects outside the<br>kerf due to laser trimming shall<br>not be more than one half the<br>remaining resistor width, and<br>shall leave a primary resistor<br>path free of glassivation defects,<br>equal to or greater than 50<br>percent of the narrowest resistor<br>width, (see figure 2032-8h). | NOTE: Same as<br>Class H. | $\begin{array}{c} & \begin{array}{c} & \begin{array}{c} & \begin{array}{c} & \begin{array}{c} & \begin{array}{c} & \begin{array}{c} & \end{array} \\ & \end{array} \\ & \end{array} \\ & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \end{array} \\ & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \end{array} \\ & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \end{array} \\ & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \end{array} \\ & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \end{array} \\ & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \end{array} \\ & \end{array} \\ & \begin{array}{c} & \end{array} \\ & \end{array} \\ & \end{array} \\ & \begin{array}{c} & \end{array} \\ \\ & \end{array} \\ \\ & \end{array} \\ \\ & \end{array} \\ \\ & \end{array} \\ \\ \\ & \end{array} \\ \\ & \end{array} \\ \\ \\ \\$ |

## 3.1.4. <u>Substrate defects "high magnification"</u>. No element shall be acceptable that exhibits:



METHOD 2032.3 1 June 2015

## 3.1.4. Substrate defects "high magnification" - Continued.

| Class H                                                                    | Class K                                                                                                                                                                                                                                       | Figures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f. Not applicable.                                                         | f. Semicircular crack<br>or combination of<br>cracks along the<br>element edge whose<br>total length is equal to<br>or greater than 75<br>percent of the<br>narrowest separation<br>between any two<br>bonding pads (see<br>figure 2032-11k). | $\begin{array}{c c} & & & & \\ \hline \\ \hline$ |
| a An attached partian of an                                                |                                                                                                                                                                                                                                               | FIGURE 2032-11k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| g. An attached portion of an active circuit area from an adjacent element. | g. Same as Class H.                                                                                                                                                                                                                           | No figure supplied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| h. Any crack that does not originate at an edge.                           | h. Same as Class H.                                                                                                                                                                                                                           | No figure supplied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| i. Holes through the substrate, unless by design.                          | i. Same as Class H.                                                                                                                                                                                                                           | No figure supplied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

## 3.1.5 <u>Foreign material defects "low magnification"</u>. No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Class K             | Figures             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| a. For mounted and unmounted<br>elements, unattached foreign<br>material on the surface of the<br>element.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | a. Same as class H. | No figure supplied. |
| NOTE: All foreign material shall<br>be considered to be unattached<br>unless otherwise verified to be<br>attached. Verification of<br>attachments of foreign material<br>whose longest dimensions are<br>greater than 75 percent of the<br>closest unglassivated conductive<br>spacing shall be accomplished<br>by a light touch with an<br>appropriate mechanical device<br>(i.e., needle, probe, pick, etc.).<br>Verification of attachments of<br>smaller material can be satisfied<br>by suitable cleaning process<br>approved by the acquiring or<br>qualifying activity. All foreign<br>material or particles may be<br>removed, if possible, with a<br>nominal gas blow (approximately<br>20 psig).<br>NOTE: Semiconductor particles<br>are considered to be foreign<br>material. |                     |                     |

# 3.1.5 Foreign material defects "low magnification" - Continued.

| Class H                                                                                                                                                                                                                                                                                                                                    | Class K             | Figures                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------|
| b. Attached foreign material that<br>bridges metallization paths, two<br>package leads, lead to package<br>metallization, functional circuit<br>elements, junctions, or any<br>combination thereof.                                                                                                                                        | b. Same as class H. | No figure supplied.     |
| c. Liquid droplets, ink drops, or<br>chemical stains that appear to<br>bridge any unglassivated or<br>unpassivated active circuit<br>areas.                                                                                                                                                                                                | c. Same as class H. | No figure supplied.     |
| d. Attached foreign material that<br>covers greater than 25 percent<br>of a bonding pad area.                                                                                                                                                                                                                                              | d. Same as class H. | No figure supplied.     |
| <ul> <li>e. Termination material<br/>splattered throughout the<br/>resistor, substrate, passivation,<br/>or glassivation (see figure<br/>2032-12h).</li> <li>Reject for termination material<br/>greater than 10 mils in any<br/>direction.</li> <li>Reject for 5 or more areas<br/>between 3 and 10 mils in any<br/>direction.</li> </ul> | d. Same as class H. | Termination<br>Material |
|                                                                                                                                                                                                                                                                                                                                            |                     | FIGURE 2032-12h         |

# 3.1.6 <u>Thin film resistor defects</u>, "high magnification". No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                                                                                                                                                                        | Class K             | Figures                             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------|
| a. Voids at the terminal that<br>reduces the resistor width to less<br>than 50 percent of the original<br>resistor width (see figure<br>2032-13h).                                                                                                                                                                                             | a. Same as Class H. | $\frac{VOID}{y}$                    |
| b. Neckdown at the terminal that                                                                                                                                                                                                                                                                                                               | b. Same as Class H. | FIGURE 2032-13h                     |
| reduces the resistor width to less<br>than 75 percent of the original<br>resistor width (see figure<br>2032-14h).                                                                                                                                                                                                                              |                     | REJECT- $y < 3/4 d$ FIGURE 2032-14h |
| c. Any sharp (clearly defined)<br>color change within 0.1 mil of the<br>terminal.                                                                                                                                                                                                                                                              | c. Same as Class H. | No figure supplied.                 |
| NOTE: A sharp color change<br>close to the terminal usually<br>indicates an abrupt reduction of<br>resistor film thickness. This<br>color change usually occurs in a<br>straight line parallel to the<br>terminal. A gradual color<br>change, or a non-uniform or<br>mottled color anywhere in the<br>resistor, is not cause for<br>rejection. |                     |                                     |

## 3.1.6 Thin film resistor defects, "high magnification" - Continued.



METHOD 2032.3 1 June 2015

## 3.1.6. Thin film resistor defects, "high magnification" - Continued.



## 3.1.6 Thin film resistor defects, "high magnification" - Continued.



## 3.1.7 Laser trimmed thin film resistor defects, "high magnification". No element shall be acceptable that exhibits:

NOTE: The laser trim defect criteria contained in this section apply to active resistor areas only.



## 3.1.7 Laser trimmed thin film resistor defects, "high magnification" - Continued.



# 3.1.7 Laser trimmed thin film resistor defects, "high magnification" - Continued.

| Class H                                                                                                                                                                                             | Class K             |                                            | Figures           |                 |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------|-------------------|-----------------|--|
| d. No nicking or scorching is allowed except as permitted below.                                                                                                                                    | d. Same as class H. |                                            | COARSE<br>LADDERS | FINE<br>LADDERS |  |
| NOTE: This does not apply to<br>rungs in a fine resistor ladder<br>structure (see figure 2032-27h).<br>NOTE: See 3.i.(33) for a<br>definition of coarse and fine<br>resistor ladder structures. The |                     | NICKING                                    | REJECT            | ACCEPT          |  |
| element drawing must be<br>referenced to determine if a<br>given resistor ladder structure is<br>coarse or fine.                                                                                    |                     | SCORCHING                                  | REJECT            | ACCEPT          |  |
|                                                                                                                                                                                                     |                     | FIG                                        | URE 2032-27       | 7h              |  |
| d. (Continued.)<br>NOTE: This criterion does not                                                                                                                                                    | d. Same as Class H. |                                            | COARSI<br>LOOPS   | E FINE<br>LOOPS |  |
| apply to the second rung of a<br>resistor loop since the second<br>rung is inactive. This criterion<br>does not apply to a fine loop or<br>to a resistor structure that is                          |                     | NICK IN<br>FIRST<br>(ACTIVE)<br>RUNG       | REJEC             | T ACCEPT        |  |
| comprised of fine loops (see<br>figure 2032-28h).<br>NOTE: See 3.i.(35) for a<br>definition of coarse and fine                                                                                      |                     | SCOR CH<br>IN FIRST<br>(ACTIVE)<br>RUNG    | REJECT            | ACCEPT          |  |
| resistor loop structures. The<br>element drawing must be<br>referenced to determine if a<br>given resistor loop structure is                                                                        |                     | NICK IN<br>SECOND<br>(INACTIVE)<br>RUNG    | ACCEPT            | ACCEPT          |  |
| coarse or fine.                                                                                                                                                                                     |                     | SCOR CH<br>IN SECOND<br>(INACTIVE)<br>RUNG | ACCEPT            | ACCEPT          |  |
|                                                                                                                                                                                                     |                     | FIG                                        | GURE 2032-2       | 8h              |  |

## 3.1.7. Laser trimmed thin film resistor defects, "high magnification" - Continued.



## 3.1.7 Laser trimmed thin film resistor defects, "high magnification" - Continued.



## 3.1.7. Laser trimmed thin film resistor defects, "high magnification" - Continued.



3.1.8. Multilevel thin film defects, "high magnification". No element shall be acceptable that exhibits:



3.1.9 Coupling (air) bridge defects, "high magnification". No element shall be acceptable that exhibits:



## 3.1.9 Coupling (air) bridge defects, "high magnification" - Continued.

| Class H                                                                                                                                                                              | Class K             | Figures             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| g. Mechanical damage to a<br>coupling (air) bridge that results<br>in depression (lowering) of<br>coupling (air) bridge<br>metallization over underlying<br>operating metallization. | g. Same as class H. | No figure supplied. |

3.1.10. <u>Additional criteria for thin film nonplanar resistor defects "low magnification</u>". The thin film resistor element planar inspection criteria, also applies to thin film nonplanar resistors. The "low magnification" inspection shall be within the range of 10X to 60X. No element shall be acceptable that exhibits:



METHOD 2032.3 1 June 2015

3.2. <u>Thick film resistor element planar inspection (Including patterned substrates, discrete resistor elements, or other planar thick film element inspection)</u>. Inspection for visual defects described in this section shall be conducted on each thick film passive element. All inspection shall be performed at "low magnification" within the range of 10X to 60X magnification for both class H and class K.

3.2.1. Operating metallization defects "low magnification". No element shall be acceptable that exhibits:

NOTE: The metallization defect criteria contained in this section apply to operating metallization only.

3.2.1.1. Metallization scratches and voids. No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                                                                                                                                                                                                                                                     | Class K                                              | Figures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>a. A scratch, probe mark, or<br/>void in the metallization,<br/>excluding bonding pads, that<br/>both exposes underlying<br/>material anywhere along its<br/>length and leaves less than 50<br/>percent of the original<br/>metallization width undisturbed<br/>(see figure 2032-44h).</li> <li>NOTE: Underlying material<br/>does not have to be exposed<br/>along the full length of the<br/>scratch.</li> </ul> | a. Same as Class H.                                  | ACCEPT-<br>x > d/2<br>d<br>EXPOSED<br>UNDERLYING<br>MATERIAL<br>REJECT-<br>x < d/2<br>FIGURE 2032-44h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| b. Scratch, probe mark, or void<br>in the bonding pad area that<br>both exposes underlying<br>material and reduces the<br>metallization path width, where it<br>enters the bonding pad, to <u>less</u><br><u>than 50 percent</u> its original<br>metallization width. If two or<br>more metallization paths enter a<br>bonding pad, each shall be<br>considered separately (see<br>figure 2032-45h).                        | b. Less than 75<br>percent (see figure<br>2032-45k). | ACCEPT-<br>y > d/2<br>d<br>d<br>y<br>x < d/2<br>x < d/2<br>WATERIAL<br>FIGURE 2032-45h<br>FIGURE 2032-45h<br>HACCEPT-<br>y > 3/4d<br>CEPT-<br>y > 3/4d<br>CET-<br>y > 3/4d<br>CET- |
| c. Scratch, probe marks, or<br>voids in the bonding pad area<br>that expose underlying material<br>over more than 25 percent of the<br>original metallization area.                                                                                                                                                                                                                                                         | c. Same as class H                                   | No figure supplied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

#### 3.2.1.2. Metallization corrosion. No element shall be acceptable that exhibits:

| Class H                         | Class K             | Figures             |
|---------------------------------|---------------------|---------------------|
| a. Any metallization corrosion. | a. Same as class H. | No figure supplied. |

## 3.2.1.3. <u>Metallization adherence</u>. No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                                                               | Class K             | Figures             |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| a. Any metallization lifting, peeling, or blistering.                                                                                                                                                                                 | a. Same as class H. | No figure supplied. |
| NOTE: Nodules are acceptable.<br>In order to determine if a bump<br>in the metallization is a blister or<br>a nodule, attempt to flatten the<br>bump with a nonmetallic<br>instrument. If the bump flattens,<br>then it is a blister. |                     |                     |
| NOTE: These criteria are not<br>applicable to separation induced<br>anomalies (for example,<br>metallization lifting due to scribe<br>and break or diamond sawing)<br>since these are not indicative of<br>adhesion problems.         |                     |                     |

## 3.2.1.4. <u>Metallization protrusion</u>. No element shall be acceptable that exhibits:



## 3.2.1.5. <u>Metallization overlap</u>. No element shall be acceptable that exhibits:



## 3.2.1.6. Metallized through-hole defects, "low magnification". No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                              | Class K             | Figures             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| a. Through-hole metallization<br>that is not vertically continuous<br>or that does not cover at least a<br>continuous 50 percent of the<br>inside, circumferential surface<br>area unless by design. | a. Same as class H. | No figure supplied. |

## 3.2.1.7. Wrap-around connection defects, "low magnification". No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                       | Class K             | Figures                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------|
| a. Unmetallized area in the<br>edges of wrap-around<br>connections greater than 50<br>percent of the largest dimension<br>of the edge metallization (see<br>figure 2032-48h). | a. Same as class H. | WRAP-AROUND<br>CONNECTION<br>REJECT-<br>x > d/2 |
|                                                                                                                                                                               |                     | FIGURE 2032-48h                                 |

3.2.1.8. <u>Substrate plug via defects, "low magnification"</u>. When inspected from each side of the substrate, no element shall be acceptable that exhibits:

NOTE: These are minimum requirements. Via flatness and other requirements shall be in accordance with the applicable detail drawings.



## 3.2.2. <u>Substrate defects, "low magnification"</u>. No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                                                                                                                                                                                                                                                  | Class K             | Figures             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| a. Less than 1.0 mil separation<br>between the operating<br>metallization and the edge of the<br>element unless by design and<br>necessary for element function<br>(see figure 2032-50h).<br>NOTE: This criterion does not<br>apply to substrates designed for<br>wraparound conductors.<br>NOTE: This criterion does not<br>apply to elements that are to be<br>mounted on substrates (e.g.,<br>planar chip resistors). | a. Same as class H. | No figure supplied. |
|                                                                                                                                                                                                                                                                                                                                                                                                                          |                     |                     |

METHOD 2032.3 1 June 2015

## 3.2.2. Substrate defects, "low magnification" - Continued.



# 3.2.2. <u>Substrate defects, "low magnification"</u> - Continued.

| Class H                                                                                                                                                                                                                | Class K                                                                                                                                                                                                                                | Figures             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| f. Not applicable.                                                                                                                                                                                                     | f. Semicircular<br>cracks that are<br>combined along the<br>element edge whose<br>total length is equal<br>to or greater than 75<br>percent of the<br>narrowest separation<br>between any two<br>bonding pads (see<br>figure2032-52k). | REJECT-<br>× 2 3/4y |
| g. An attached portion of a circuit area from an adjacent element.                                                                                                                                                     | g. Same as class H.                                                                                                                                                                                                                    | No figure supplied. |
| h. Any crack that does not originate at an edge.                                                                                                                                                                       | h. Same as class H.                                                                                                                                                                                                                    | No figure supplied. |
| i. Holes through the substrate, unless by design.                                                                                                                                                                      | i. Same as class H.                                                                                                                                                                                                                    | No figure supplied. |
| j. Patterned substrates having a<br>section broken out around a<br>substrate mounting hole<br>(intended for substrate-to-post<br>attachment) that is greater than<br>25 percent of the mounting hole<br>circumference. | j. Same as class H.                                                                                                                                                                                                                    | No figure supplied. |

| 3.2.3. Foreign material defects "low magnification"       | No element shall be accentable that exhibits. |
|-----------------------------------------------------------|-----------------------------------------------|
| 3.2.3. <u>I breigh material delects low magnification</u> |                                               |

| Class H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Class K             | Figures                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------|
| a. For mounted and unmounted elements, unattached foreign material on the surface of the element.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | a. Same as class H. | No figure supplied.     |
| NOTE: All foreign material shall<br>be considered to be unattached<br>unless otherwise verified to be<br>attached. Verification of<br>attachments of foreign material<br>whose longest dimensions are<br>greater than 75 percent of the<br>closest unglassivated conductive<br>spacing shall be accomplished<br>by a light touch with an<br>appropriate mechanical device<br>(i.e., needle, probe, pick, etc.).<br>Verification of attachments of<br>smaller material can be satisfied<br>by suitable cleaning process<br>approved by the acquiring or<br>qualifying activity. All foreign<br>material or particles may be<br>removed, if possible, with a<br>nominal gas blow (approximately<br>20 psig). |                     |                         |
| NOTE: Semiconductor particles<br>are considered to be foreign<br>material.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     |                         |
| <ul> <li>b. Attached foreign material that<br/>bridges metallization paths, two<br/>package leads, lead to package<br/>metallization, functional circuit<br/>elements, junctions., or any<br/>combination thereof.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | b. Same as class H. | No figure supplied.     |
| c. Liquid droplets, ink drops, or<br>chemical stains that appear to<br>bridge any unglassivated or<br>unpassivated active circuit<br>areas.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | c. Same as class H. | No figure supplied.     |
| d. Attached foreign material that<br>covers greater than 25 percent<br>of a bonding pad area.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | d. Same as class H. | No figure supplied.     |
| e. Termination material<br>splattered throughout the<br>resistor, substrate, passivation,<br>or glassivation (see figure<br>2032-53h).<br>Reject for termination material                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | e. Same as class H. | Termination<br>Material |
| greater than 10 mils in any<br>direction.<br>Reject for 5 or more areas                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     |                         |
| between 3 and 10 mils in any direction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     | FIGURE 2032-53h         |

# 3.2.4. <u>Thick film resistor defects</u>, "low magnification". No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                                                                                                                   | Class K             | Figures                                                                                                                                     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| a. A reduction of the resistor at<br>the terminal due to voids to less<br>than 50 percent of the original<br>resistor width (see figure 2032-<br>54h).                                                                                                                                    | a. Same as Class H. | $\frac{VOID}{POID}$ $\frac{VOID}{POID}$ $\frac{VOID}{POID}$ $\frac{VOID}{POID}$ $\frac{VOID}{POID}$ $\frac{VOID}{POID}$ $\frac{VOID}{POID}$ |
| b. Reduction of the resistor at<br>the terminal, due to neckdown<br>less than 75 percent, to the<br>original resistor width (see figure<br>2032-55h).                                                                                                                                     | b. Same as Class H. | REJECT - y < 3/4 d                                                                                                                          |
| c. Any resistor film lifting, peeling, or blistering.                                                                                                                                                                                                                                     | c. Same as class H. | No figure supplied.                                                                                                                         |
| <ul> <li>d. Crack in the resistor greater<br/>than 1.0 mil in length.</li> <li>NOTE: Irregularities such as<br/>fissures in resistor material that<br/>are created during firing, and<br/>that do not expose the<br/>underlying material, are not<br/>considered to be cracks.</li> </ul> | d. Same as class H. | No figure supplied.                                                                                                                         |
| e. Evidence of resistor repair by overprinting or any other means.                                                                                                                                                                                                                        | e. Same as class H. | No figure supplied.                                                                                                                         |
| f. Separation between any two<br>resistors that is less than 50<br>percent of the original<br>separation.                                                                                                                                                                                 | f. Same as class H. | No figure supplied.                                                                                                                         |
| g. Separation between any<br>resistor and conductor<br>combination that is less than 50<br>percent of the original<br>separation.                                                                                                                                                         | g. Same as class H. | No figure supplied.                                                                                                                         |
| <ul> <li>h. Increase in resistor width<br/>greater than 25 percent of the<br/>original design width.</li> </ul>                                                                                                                                                                           | h. Same as class H. | No figure supplied.                                                                                                                         |

METHOD 2032.3 1 June 2015

# 3.2.4. Thick film resistor defects, "low magnification" - Continued.

| Class H                                                                                                                                                                                                                                                                                                                                                   | Class K                           | Figures                                                                                                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------|
| i. Resistor material that is closer<br>than 1.0 mil to the edge of the<br>substrate.                                                                                                                                                                                                                                                                      | i. Same as class H.               | No figure supplied.                                                                                        |
| <ul> <li>j. Reduction of resistor width<br/>resulting from voids, scratches,<br/>or chipouts, or a combination of<br/>these, that leaves less than 50<br/>percent of the narrowest resistor<br/>width (see figure 2032-56h).</li> <li>PRECAUTIONARY NOTE: The<br/>maximum allowable current<br/>density requirement shall not be<br/>exceeded.</li> </ul> | j. Same as class H.               | VOIDS<br>VOIDS<br>V<br>SCRATCHES<br>REJECT-<br>y < d/2                                                     |
| k. Contact overlap between the                                                                                                                                                                                                                                                                                                                            | k. Less than 75                   | FIGURE 2032-56h                                                                                            |
| metallization and the resistor in<br>which the actual width<br>dimension "y" is <u>less than 50</u><br><u>percent</u> of the original resistor<br>width (see figure 2032-57h).                                                                                                                                                                            | percent (see figure<br>2032-49k). | $\begin{array}{c c} \hline \\ \hline \\ \hline \\ \hline \\ \hline \\ \hline \\ \\ \hline \\ \\ \\ \\ \\ $ |
|                                                                                                                                                                                                                                                                                                                                                           |                                   | FIGURE 2032-57h FIGURE 2032-57k                                                                            |
| I. Contact overlap between the<br>metallization and the resistor in<br>which the length dimension "x" is<br>less than 2.0 mils (see figure<br>2032-58h).                                                                                                                                                                                                  | I. Same as class H.               | x Reject: x < 2 mils<br>FIGURE 2032-58h                                                                    |
| m. Voids, misalignment, lifting,                                                                                                                                                                                                                                                                                                                          | m. Same as class H.               | No figure supplied.                                                                                        |
| or peeling of glassivation that<br>results in less than 90 percent<br>coverage of the resistor area,<br>unless by design.                                                                                                                                                                                                                                 |                                   |                                                                                                            |
| n. Crazing of glassivation over a resistor.                                                                                                                                                                                                                                                                                                               | n. Same as class H.               | No figure supplied.                                                                                        |

3.2.5. Trimmed thick film resistor defects, "low magnification". No element shall be acceptable that exhibits:

NOTE: The trim defect criteria contained in this section apply to active resistor areas only.



# 3.2.6. <u>Multilevel thick film defects, "low magnification"</u>. No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                                                                                                                                                  | Class K             | Figures                                                                                                            |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------|--|--|
| a. Any insulating material that<br>does not extend beyond the<br>width of the upper and lower<br>metallization by 3.0 mils<br>minimum (see figure 2032-62h).                                                                                                                                                             | a. Same as class H. | LOWER<br>METALLIZATION<br>UPPER<br>METALLIZATION<br>Y<br>Y<br>KEJECT-<br>INSULATING<br>MATERIAL<br>FIGURE 2032-62h |  |  |
| <ul> <li>b. Voids in the insulating<br/>material that expose underlying<br/>metallization.</li> <li>NOTE: Voids caused by burn<br/>outs are not acceptable.</li> </ul>                                                                                                                                                   | b. Same as class H. | No figure supplied.                                                                                                |  |  |
| c. Vias that are less than 50 percent of the original design area.                                                                                                                                                                                                                                                       | c. Same as class H. | No figure supplied.                                                                                                |  |  |
| <ul> <li>d. A bump or indentation in the upper<br/>(overlaying) metallization at the intersection of the upper and lower metallization (see figure 2032-63h).</li> <li>NOTE: This criteria is not applicable to coupling (air) bridges.</li> <li>NOTE: There could be a problem with the insulating material.</li> </ul> | d. Same as class H. | Lower Metallization<br>Insulating Material<br>Upper Metallization<br>Reject: Bump & Indentation<br>FIGURE 2032-63h |  |  |
| e. Scratch that completely<br>crosses the metallization and<br>damages the insulating material<br>surface on either side (see figure<br>2032-64h).                                                                                                                                                                       | e. Same as class H. | Lower Metallization<br>Insulating Material<br>Upper Metallization<br>Reject                                        |  |  |

3.2.7. <u>Additional criteria for thick film nonplanar resistor defects "low magnification</u>". The thick film resistor element planar inspection criteria, also applies to thick film nonplanar resistors. The "low magnification" inspection shall be within the range of 10X to 60X. No element shall be acceptable that exhibits:

| Class H                                                                                                                                                    | Class K             | Figures                                                         |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------|--|--|--|--|
| a. Metallized termination width<br>less than 10.0 mils unless by<br>design (see figure 2032-65h).                                                          | a. Same as class H. | REJECT-<br>x < 10.0 MILS<br>UNLESS BY DESIGN<br>FIGURE 2032-65h |  |  |  |  |
| b. A crack, chipout or void in the                                                                                                                         | b. Same as class H. | CHIP OUT                                                        |  |  |  |  |
| substrate greater than 3.0 mils in<br>any direction (see figure<br>2032-66h).                                                                              |                     | REJECT-<br>x > 3.0 MILS<br>FIGURE 2032-66h                      |  |  |  |  |
| c. Build-up of termination<br>material on metallized                                                                                                       | c. Same as class H. | Г У                                                             |  |  |  |  |
| termination areas greater than<br>3.0 mils high for weldable<br>metallized terminations or 8.0<br>mils high for solderable<br>metallized terminations (see |                     |                                                                 |  |  |  |  |
| figure 2032-67h).<br>Note: Whiskers are not<br>acceptable (See definitions,                                                                                |                     | REJECT-<br>y > 3.0 MILS<br>OR 8.0 MILS                          |  |  |  |  |
| section 3i).                                                                                                                                               |                     | FIGURE 2032-67h                                                 |  |  |  |  |

3.3. <u>Capacitor inspection</u>. Inspection for visual defects described in this section shall be conducted on each capacitor device. The "high magnification" inspection shall be within the range of 100X to 200X for both class H and class K. The "low magnification" inspection shall be within the range of 10X to 60X for both class H and class K.

## 3.3.1. <u>Common nonplanar capacitor defects, "low magnification"</u>. No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                | Class K             | Figures                                    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------|
| a. Peeling or lifting of any metallization.                                                                                                                                            | a. Same as class H. | No figure supplied.                        |
| b. Protrusion between<br>metallization terminals that<br>leaves less than 5.0 mils<br>separation see figure 2032-68h).                                                                 | b. Same as class H. | REJECT-<br>x < 5.0 MILS<br>FIGURE 2032-68h |
| c. Lifting, blistering, or peeling of insulation.                                                                                                                                      | c. Same as class H. | No figure supplied.                        |
| d. Voids in metallized terminals<br>that expose underlying material<br>over greater than 25 percent of<br>any side of the metallized<br>terminal area.                                 | d. Same as class H. | No figure supplied.                        |
| e. Marking shall be legible and complete.                                                                                                                                              | e. Same as class H. | No figure supplied.                        |
| f. Lips, flared edges, or irregular<br>shapes shall not exceed<br>specified limits and tolerances.                                                                                     | f. Same as class H. | No figure supplied.                        |
| g. There shall be no fused dust<br>or excess material on external<br>surface that prevents a chip from<br>lying flat, or protrude more that<br>0.003" or 0.08mm out of the<br>surface. | g. Same as class H. | No figure supplied.                        |
| h. When compared to a flat<br>surface, the clearance or<br>warpage at the center of the chip<br>shall be less than 5% of the<br>length dimension.                                      | h. Same as class H. | No figure supplied.                        |

| 332    | Common foreign      | material capacit | or defects. "low m | agnification". No   | element shall be accept | otable that exhibits: |
|--------|---------------------|------------------|--------------------|---------------------|-------------------------|-----------------------|
| 0.0.2. | o on monor or orgin | matorial oupdon  |                    | agrimoadori . 140 . |                         |                       |

| Class H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Class K             | Figures             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| a. For mounted and unmounted<br>elements, unattached foreign<br>material on the surface of the<br>element.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | a. Same as class H. | No figure supplied. |
| NOTE: All foreign material shall<br>be considered to be unattached<br>unless otherwise verified to be<br>attached. Verification of<br>attachments of foreign material<br>whose longest dimensions are<br>greater than 75 percent of the<br>closest unglassivated conductive<br>spacing shall be accomplished<br>by a light touch with an<br>appropriate mechanical device<br>(i.e., needle, probe, pick, etc.).<br>Verification of attachments of<br>smaller material can be satisfied<br>by suitable cleaning process<br>approved by the acquiring or<br>qualifying activity. All foreign<br>material or particles may be<br>removed, if possible, with a<br>nominal gas blow (approximately<br>20 psig). |                     |                     |
| NOTE: Semiconductor particles<br>are considered to be foreign<br>material.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     |                     |
| b. Attached foreign material that<br>bridges metallization paths, two<br>package leads, lead to package<br>metallization, functional circuit<br>elements, junctions, or any<br>combination thereof.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | b. Same as class H. | No figure supplied. |
| c. Liquid droplets, ink drops, or<br>any chemical stain that appear<br>to bridge any unglassivated<br>metallization or unpassivated<br>active circuit areas.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | c. Same as class H. | No figure supplied. |
| d. Attached foreign material that<br>covers more than 25 percent of<br>a bonding pad area.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | d. Same as class H. | No figure supplied. |

# 3.3.3. <u>Thick film capacitors and those overlay capacitors used in GaAs microwave devices, "low magnification"</u>. No element shall be acceptable that exhibits:

| Class H                                                                                                      | Class K             | Figures             |
|--------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| a. Scratches that expose an underlying material.                                                             | a. Same as class H. | No figure supplied. |
| b. Any peeling or lifting of the metallization.                                                              | b. Same as class H. | No figure supplied. |
| c. Excess top metal which<br>extend beyond the capacitor<br>bottom metal.                                    | c. Same as class H. | No figure supplied. |
| d. Voids in the capacitor bottom<br>metal which extend under the<br>capacitor top metal.                     | d. Same as class H. | No figure supplied. |
| e. Voids in the top metallization<br>which leaves less than 75% of<br>the metallization area<br>undisturbed. | e. Same as class H. | No figure supplied. |

3.3.4. Thin film capacitors devices (this includes silicon dioxide and silicon nitride capacitors), "low magnification". No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                                        | Class K                                              | Figures                                                                                     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------|
| a. A scratch in the metallization,<br>other than in the bonding pad<br>area, that exposes the dielectric<br>material.                                                                                          | a. Same as class H.                                  | No figure supplied.                                                                         |
| b. A void(s) in metallization,<br>other than in the bonding pad<br>area, that reduces the<br>metallization to an extent greater<br>than an area equivalent to 25<br>percent of the capacitor<br>metallization. | b. Same as class H.                                  | No figure supplied.                                                                         |
| c. For interdigitated capacitors<br>only, void(s) in the metallization<br>that leaves less than 50 percent<br>of the original metallization width<br>undisturbed (see figure<br>2032-69h).                     | c. Less than 75<br>percent (see figure<br>2032-69k). | VOID<br>VOID<br>REJECT-<br>y < d/2<br>VOID<br>REJECT-<br>y < 3/4d<br>y                      |
| d. For interdigitated capacitors,<br>a protrusion of metallization that<br>reduces the original separation<br>by greater than 50 percent (see<br>figure 2032-70h).                                             | d. Same as class H.                                  | FIGURE 2032-69k<br>FIGURE 2032-69k<br>FIGURE 2032-69k<br>FIGURE 2032-69k<br>FIGURE 2032-69k |
| e. A bump or indentation in the overlaying metallization.                                                                                                                                                      | e. Same as class H.                                  | FIGURE 2032-70h<br>No figure supplied.                                                      |
| f. Scratch that completely<br>crosses metallization and<br>disturbs the surface on either<br>side.                                                                                                             | f. Same as class H.                                  | No figure supplied.                                                                         |

| 3.3.4.   | Thin film capacitors | devices (this include | es silicon dioxide | and silicon nitride | capacitors), | "low magnification" | _ |
|----------|----------------------|-----------------------|--------------------|---------------------|--------------|---------------------|---|
| Continue | d.                   |                       |                    |                     |              |                     |   |

| Class H                                                                                                                                                          | Class K                                                                                                              | Figures             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------|
| g. Scratch or probe marks in the<br>bond pad area that exposes<br>underlying material over more<br>than 25% of the bond pad.                                     | g. Same as class H.                                                                                                  | No figure supplied. |
| h. Void(s) in the bond pad area<br>that expose underlying material<br>over more than 25% of the bond<br>pad.                                                     | h. Same as class H.                                                                                                  | No figure supplied. |
| i. Metallization corrosion.                                                                                                                                      | i. Same as Class H.<br>Note: Metallization<br>having localized<br>discolored areas<br>should be closely<br>examined. | No figure supplied. |
| j. Dielectric exposure on either<br>side of the contact window<br>greater than 0.0005" due to<br>metallization misalignment<br>(2032-71h).                       | j. Same as class H.                                                                                                  | FIGURE 2032-71h     |
| k. Protrusion of metallization<br>that reduces the original<br>separation between operating<br>metallizations by greater than<br>50%.                            | k. Same as class H.                                                                                                  | No figure supplied. |
| I. Either multiple lines (color<br>fringing) or a complete absence<br>of passivation visible at the edge<br>and containing under the<br>metallization (2032-72h) | I. Same as class H.                                                                                                  |                     |
|                                                                                                                                                                  |                                                                                                                      | FIGURE 2032-72h     |





| 3.3.4.   | Thin film capacitors | devices (this include | es silicon dioxide | and silicon nitride | capacitors), | "low magnification" | _ |
|----------|----------------------|-----------------------|--------------------|---------------------|--------------|---------------------|---|
| Continue | d.                   |                       |                    |                     |              |                     |   |



## 3.3.5. Ceramic chip capacitor defects, "low magnification". No element shall be acceptable that exhibits:



## 3.3.5. Ceramic chip capacitor defects, "low magnification" - Continued.

| Class H                                                                                                                                                                                                                                                                                                        | Class K                                                     | Figures                                                                                                                              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| c. Evidence of separation<br>(delamination) of metal plates or<br>cracks along the plane of the<br>metal plates (see figure 2032-<br>79h).<br>Note: Narrow grooves or<br>channel less than 1.0 mil wide<br>that exhibit a glass-like<br>appearance and do not expose<br>metal plates are acceptable.           | c. Delamination.<br>NOTE: No<br>delamination is<br>allowed. | REJECT-<br>DELAMINATION<br>REJECT-<br>CRACK ALONG<br>METAL PLATE<br>PLANE<br>FIGURE 2032-79h. <u>Class H delamination criteria</u> . |
| d. Crack or void in the<br>metallization that exposes metal<br>plates, or voids that are greater<br>than 25 percent of the area of<br>the metallized terminal (see<br>figure 2032-80h).                                                                                                                        | d. Same as class H.                                         | REJECT-<br>EXPOSED METAL<br>PLATE<br>FIGURE 2032-80h. Class H termination defect criteria.                                           |
| <ul> <li>e. Void in the metallized edges<br/>of the element that are greater<br/>than 10 percent of the metallized<br/>edge dimension, or bare corners<br/>of metallized terminals (see<br/>figure 2032-81h).</li> <li>NOTE: This criterion is<br/>applicable to solder attached<br/>elements only.</li> </ul> | e. Same as class H.                                         | REJECT-<br>z > d/10<br>REJECT-<br>z > d/10<br>REJECT-<br>BARE CORNER<br>FIGURE 2032-81h. Class H metallized edge defect criteria.    |
| f. Attached foreign material on<br>the body that covers an area<br>greater than 5.0 mils square on<br>any side.                                                                                                                                                                                                | f. Same as class H.                                         | No figure supplied.                                                                                                                  |

# 3.3.6. <u>Tantalum chip capacitor defects</u>, "low magnification". No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                                                                             | Class K             | Figures             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| a. Flaking or peeling of the<br>encapsulant that exposes any<br>underlying material.                                                                                                                                                                | a. Same as class H. | No figure supplied. |
| b. A metallized terminal that is<br>less than 90 percent free of<br>encapsulant material.                                                                                                                                                           | b. Same as class H. | No figure supplied. |
| <ul> <li>c. Less than 50 percent<br/>continuous metallized terminal<br/>weld area without cracks.</li> <li>For capacitors with riser wires, a<br/>riser wire connection with less<br/>than 25 percent continuous weld<br/>area.</li> </ul>          | c. Same as class H. | No figure supplied. |
| d. Metallized terminal containing<br>residue from the welding<br>operation that is not firmly<br>attached metallurgically to the<br>anode cap.                                                                                                      | d. Same as class H. | No figure supplied. |
| e. Metallized terminal not<br>aligned as shown in the<br>applicable drawing.                                                                                                                                                                        | e. Same as class H. | No figure supplied. |
| f. Encapsulant preventing the<br>metallized terminal from resting<br>on the substrate bonding pads<br>when the capacitor is in the<br>bonding position except where<br>the metallized terminal electrical<br>contact is made by alternate<br>means. | f. Same as class H. | No figure supplied. |
| g. Lifting, blistering or peeling of metallized terminal encapsulant.                                                                                                                                                                               | g. Same as class H. | No figure supplied. |

3.3.7. Parallel plate chip capacitor defects, "low magnification". No element shall be acceptable that exhibits:



3.4. <u>Inductor and Transformer Inspection</u>. Inspection for visual defects described in this section shall be conducted on each inductor and transformer device. The "high magnification" inspection shall be within the range of 100X to 200X for both class H and class K. The "low magnification" inspection shall be within the range of 10X to 60X for both class H and class K.

3.4.1. <u>Common foreign material inductor and transformer defects, "low magnification"</u>. No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Class K             | Figures             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| a. For mounted and unmounted<br>elements, unattached foreign<br>material on the surface of the<br>element.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | a. Same as class H. | No figure supplied. |
| NOTE: All foreign material shall<br>be considered to be unattached<br>unless otherwise verified to be<br>attached. Verification of<br>attachments of foreign material<br>whose longest dimensions are<br>greater than 75 percent of the<br>closest unglassivated conductive<br>spacing shall be accomplished<br>by a light touch with an<br>appropriate mechanical device<br>(i.e., needle, probe, pick, etc.).<br>Verification of attachments of<br>smaller material can be satisfied<br>by suitable cleaning process<br>approved by the acquiring or<br>qualifying activity. All foreign<br>material or particles may be<br>removed, if possible, with a<br>nominal gas blow (approximately<br>20 psig). |                     |                     |
| are considered to be foreign material.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                     |                     |
| b. Attached foreign material that<br>bridges metallization paths, two<br>package leads, lead to package<br>metallization, functional circuit<br>elements, junctions, or any<br>combination thereof.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | b. Same as class H. | No figure supplied. |
| c. Liquid droplets, ink drops, or<br>any chemical stain that appear<br>to bridge any unglassivated<br>metallization or unpassivated<br>active circuit areas.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | c. Same as class H. | No figure supplied. |
| d. Attached foreign material that<br>covers more than 25 percent of<br>a bonding pad or attachment<br>area.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | d. Same as class H. | No figure supplied. |

# 3.4.2. <u>Inductor and transformer defects, "low magnification"</u>. No element shall be acceptable that exhibits:

| Class H                                                                                                                                           | Class K             | Figures             |
|---------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| a. Peeling, lifting, flaking,<br>chipping, cracking, crazing, or<br>blistering of winding<br>metallization, insulation, or<br>protective coating. | a. Same as class H. | No figure supplied. |
| b. Evidence of shorts between<br>adjacent turns or windings. This<br>includes evidence of arcing or<br>flashover.                                 | b. Same as class H. | No figure supplied. |
| c. Cracks or exposure of bare<br>magnetic core material.<br>Exposed bare magnetic core<br>material is acceptable if by<br>design.                 | c. Same as class H. | No figure supplied. |
| d. Pits or voids in the core<br>insulation greater than 5.0 mils<br>area that expose the magnetic<br>core material.                               | d. Same as class H. | No figure supplied. |
| e. Separation less than 5.0 mils<br>between wire termination points<br>of the same or adjacent<br>windings.                                       | e. Same as class H. | No figure supplied. |
| f. Missing polarity identification unless by design.                                                                                              | f. Same as class H. | No figure supplied. |
| g. Operating metallization and<br>multilevel thick film defects as<br>described in 3.2.1 and 3.2.5<br>herein.                                     | g. Same as class H. | No figure supplied. |
| h. Leakage of filling material.                                                                                                                   | h. Same as class H  | No figure supplied. |
| i. Evidence of physical damage<br>such as cracks, bursting, or<br>bulging of the case.                                                            | i. Same as class H  | No figure supplied. |
| j. Corrosion which could affect<br>the mechanical or electrical<br>operation.                                                                     | j. Same as class H  | No figure supplied. |

3.5. <u>Surface acoustic wave (SAW) element inspection</u>. Inspection for visual defects described in this section shall be conducted on each SAW element. When inspection is performed prior to mounting, then SAW elements may be inspected using backlighting. All inspection shall be performed at "low magnification" within the range of 10X to 60X for both class H and class K.

3.5.1. <u>Operating metallization defects "low magnification"</u>. No element shall be acceptable that exhibits:

3.5.1.1. <u>Metallization voids and scratches</u>. No element shall be acceptable that exhibits:



## 3.5.1.2. <u>Metallization bridging and protrusions</u>. No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                 | Class K             | Figures            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------|
| a. Metallization protrusions or<br>bridging that reduces the original<br>separation between adjacent<br>operating metallization by<br>greater than 50 percent (see<br>figure 2032-85h). | a. Same as class H. | REJECT-<br>x < d/2 |
|                                                                                                                                                                                         |                     | FIGURE 2032-85h    |

#### 3.5.1.3. Metallization corrosion. No element shall be acceptable that exhibits:

| Class H                         | Class K             | Figures             |
|---------------------------------|---------------------|---------------------|
| a. Any metallization corrosion. | a. Same as class H. | No figure supplied. |
|                                 |                     |                     |

#### 3.5.1.4. Metallization adherence. No element shall be acceptable that exhibits:

| Class H                                              | Class K             | Figures             |
|------------------------------------------------------|---------------------|---------------------|
| a. Any metallization lifting, peeling or blistering. | a. Same as class H. | No figure supplied. |

## 3.5.2. <u>Substrate material defects "low magnification"</u>. No element shall be acceptable that exhibits:

| Class H                                                                                                                                                  | Class K             | Figures             |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| a. Any crack that exceeds 3.0 mils in length.                                                                                                            | a. Same as class H. | No figure supplied. |
| b. Any crack that is within 0.1<br>mil of any active circuit area or<br>operating metallization.                                                         | b. Same as class H. | No figure supplied. |
| c. Any crack exceeding 1.0 mil<br>in length extending from the<br>element edge directly toward the<br>active circuit area or operating<br>metallization. | c. Same as class H. | No figure supplied. |
| d. Any chipout touching the active area.                                                                                                                 | d. Same as class H. | No figure supplied. |

## 3.5.3. Foreign material defects "low magnification". No element shall be acceptable that exhibits:

| Class H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Class K             | Figures             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| a. For mounted and unmounted<br>elements, unattached foreign<br>material on the surface of the<br>element.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | a. Same as class H. | No figure supplied. |
| NOTE: All foreign material shall<br>be considered to be unattached<br>unless otherwise verified to be<br>attached. Verification of<br>attachments of foreign material<br>whose longest dimensions are<br>greater than 75 percent of the<br>closest unglassivated conductive<br>spacing shall be accomplished<br>by a light touch with an<br>appropriate mechanical device<br>(i.e., needle, probe, pick, etc.).<br>Verification of attachments of<br>smaller material can be satisfied<br>by suitable cleaning process<br>approved by the acquiring or<br>qualifying activity. All foreign<br>material or particles may be<br>removed, if possible, with a<br>nominal gas blow (approximately<br>20 psig). |                     |                     |
| b. Liquid droplets, ink drops, or<br>chemical stains that appear to<br>bridge unglassivated<br>metallization or unpassivated<br>active circuit areas.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | b. Same as class H. | No figure supplied. |

## 3.5.3. Foreign material defects "low magnification" - Continued.

| Class H                                                                                                                                                                                             | Class K             | Figures             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|
| c. Attached foreign material that<br>covers greater than 25 percent<br>of a bonding pad area.                                                                                                       | c. Same as class H. | No figure supplied. |
| d. Attached foreign material that<br>bridges metallization paths, two<br>package leads, lead to package<br>metallization, functional circuit<br>elements, junctions, or any<br>combination thereof. | d. Same as class H. | No figure supplied. |

- 4. <u>SUMMARY</u>. The following details shall be specified in the applicable acquisition document:
  - a. Class H or class K visual requirements.
  - b. Where applicable, any conflicts with element design, topology or construction (see 3).
  - c. Where applicable, gauges, drawings and photographs that are to be used as standards for operator comparison (see 2).
  - d. Where applicable, magnifications other than those specified (see 3).

This page intentionally left blank

METHOD 2032.3 1 June 2015

#### METHOD 2035

## ULTRASONIC INSPECTION OF TAB BONDS

1. <u>PURPOSE</u>. The purpose of this method is to detect unbonded and insufficiently bonded sites in TAB (Tape automated bonding) devices in the open package condition, through the measurement of bond area by means of Scanning Laser Acoustic Microscope (SLAM) techniques. It establishes methods and criteria for ultrasonic inspection of these TAB semiconductor devices.

#### NOTES:

- 1. For various metallurgical constitutions, absolute strengths expressed as pull strengths per unit area of bond differ. A scalar equivalency must be established for each alloy and process, to relate bond area to anticipated bond strength.
- 2. The term TAB bond in this document refers to one of the multiplicity of bonds, inner lead (ILB) or outer lead (OLB) formed by a tape automated bonding (TAB) process. In the case of ILB, it refers to that area of the device defined by the intersection of the beam lead, the semiconductor bonding pad area, and the contact outline of the thermode or fixture performing the bond, in the horizontal plane, and refers to all interfaces within that area between the semiconductor die surface and the beam lead. In the case of OLB, it refers to that area of the device defined by the intersection of the beam lead, the substrate bonding pad area, and contact outline of the remode or fixture performing the bond, in the horizontal plane, and refers to all interfaces within that area of the device defined by the intersection of the beam lead, the substrate bonding pad area, and contact outline of thermode or fixture performing the bond, in the horizontal plane, and refers to all interfaces within that area between the substrate surface and the beam lead.
- 3. The terms ultrasonic inspection and SLAM as used in this document refer to the process and instrument performing high frequency ultrasonic inspection and produce grey-scale images of the internal features of devices by means of scanning laser acoustic microscopy, and by which bond area measurement may be performed.
- 2. APPARATUS. The apparatus and materials for this evaluation shall include:
  - a. Ultrasonic imaging equipment of the scanning laser acoustic microscope type, of frequency and resolution sufficient to penetrate the bond area and render an image which discloses the size and shape of the bond area with a linear dimensional allowance no greater than 20 percent of a bond dimension. Frequency is dictated by consideration of the wavelength of sound in the materials and the limit of resolution. Whereas lower frequencies have been used for inspection of larger scale device types, the present size of TAB sites requires frequencies of from one hundred to several hundred megahertz.
  - b. A visual output/storage device. A method of producing, displaying, and storing a scale image of adequate grey-scale range (minimum of 64 levels) shall be used. Such device may include a grey-scale printer/plotter, or preferably CRT display with an image digitizer capable of rendering images in digital code for bulk media storage and retrieval, and algorithmic processing and evaluation. The images so stored shall be suitable for manual, or preferably, automated analysis. The output devices shall be capable of producing and storing the images to a spatial and grey-scale resolution at least equal to the resolution of their acquisition by the ultrasonic imaging equipment. The output/storage device must be capable of presenting, storing, and retrieving image label information.

3. <u>PROCEDURE</u>. The equipment used shall be adjusted as necessary to obtain satisfactory images of good contrast to achieve maximum image detail within the sensitivity requirements of the bond type being examined. The appropriate operator methodology will be used to insure adequate positioning and insonification (irradiation by ultrasound) of the device for purposes of producing its image. Additional protocols will be followed as required. The normal intrinsic strength of the bond metallurgy shall be known and established, and the metallurgy of the devices to be tested should be qualified as in agreement with that strength.

METHOD 2035 19 August 1994

3.1 <u>Calibration of the instrument</u>. When specified, at least one device of the type and construction to be tested shall be available to set up the ultrasonic inspection equipment and peripherals. The device may be a scape non-operational device with TAB bonded leads which will be used to identify device landmarks and ensure the equipment is properly functional.

3.2 <u>Labeling and identifying</u>. The devices tested and the image records made of them shall be labeled in a standard format to include the following information:

- a. Device manufacturer's name or code identification number.
- b. Device type or part number.
- c. Production lot number and/or inspection date code lot number.
- d. Ultrasonic image view number and date; to include description or code for the region or bond number (s) viewed.
- e. Device serial/cross reference number if applicable.
- f. Ultrasonic operator identification.

3.3 <u>Serialized devices</u>. When device serialization is required, each device shall be readily identifiable by a serial number, and this serial number must be included in a form readable in the stored image. In the event of a skipped piece in the serialization, a blank space representing the skipped piece, and labeled with its serial number should appear in the storage medium. In the event of a large contiguous range of skipped pieces, a similar blank space advising of the range of pieces skipped should appear in the storage medium in place of the large physical space of the many skips.

3.4 <u>Data back-up</u>. When required, data back-up shall be specified from a choice of multiple floppy disk, multiple track data tape, or a video format tape, or other options having sufficient volume, resolution, speed, and reliability to suit the requirements for storage and labeling.

3.5 <u>Mounting</u>. The devices shall be mounted for ultrasonic inspection in a fixture which insures correct positioning in all dimensions, and adequately safeguards the potentially fragile bonds from mechanical contact with any substance other than the coupling fluid. Positioning thereafter must continue in a fashion which continues the above condition, and furthermore exposes each inspected bond area to the correct acoustic environment and portion of the instrumental field.

3.6 <u>Angle of insonification</u>. The angle of insonification must be specified by prior analysis, and if the mounting fixture is goniometrically agile it must be set to the correct angle by adjustment or selection.

3.7 <u>Conditions of operation</u>. Adjustments, selections, options, and settings used in the performance of the ultrasonic inspection must be recorded if they are of a nature critical to the proper operation of equipment; not to be recorded are those casual adjustments which are done as an obvious matter of course, and the performance of which are guided by such rules as trimming for maximum, minimum, or optimum, and which are not controlled by calibrated interfaces.

3.8 <u>Operating personnel</u>. Operating personnel shall have a basic familiarity of the nature of sound and the use of ultrasonic instruments in the inspection of devices. They shall be specifically trained and certified in the operation of the ultrasound and peripheral equipment used so that defects revealed by the method can be validly interpreted and compared with applicable standards.

3.9 <u>Reports of inspection</u>. For class S devices, or when specified for other device classes, the manufacturer shall furnish inspection reports with each shipment of devices. The report shall describe the results from the ultrasonic inspection, and list the purchase order number, or equivalent identification, the part number, the date code, the quantity inspected, the quantity rejected, and the date of the test. For each rejected device, the part number, the serial number when applicable, and the cause for rejection shall be listed.

3.10 <u>Acoustic micrograph and report retention</u>. When specified, the manufacturer shall retain a set of the ultrasonic images and a copy of the inspection report, for the period specified.

3.11 Examination and acceptance criteria. Once the manufacturer has established the total bond area to be sought, based upon studies of the device to be bonded, and the inclusion of a prudent excess margin, then the following shall be considered the minimum bond area percentage:

- a. In the case of solder bonds of lead-tin alloys a bond area percentage of 75 percent of the total bond area shall be considered minimum.
- b. In the case of gold-tin eutectic and gold-gold thermocompression, a bond area percentage of 50 percent of the total bond area shall be considered minimum, except in the case of lead misalignment; when lead misalignment is a contributing factor a bond area percentage of 75 percent shall be considered minimum.

In the examination of devices, the following aspects shall be considered unacceptable bonding, and devices which exhibit any of the following defects shall be rejected:

- a. A bond having a total bond area less than the minimum bond area. The failure may be caused by any reason, including lateral or longitudinal misalignment.
- b. A bond meeting the minimum bond area, but with this area being discontinuous so that no single bonded area meets or exceeds the minimum bond area.
- 4. <u>SUMMARY</u>. The following details shall be specified in the applicable acquisition document:
  - a. Number of views to be taken by SLAM inspection of each piece or bonding site, in accordance with 3.10, if other than one view.
  - b. Markings of devices, or labeling of images, if other than in accordance with 3.2, or special markings of devices to indicate that they have been ultrasonically imaged, if required.
  - c. Defects to be sought in the devices, and criteria for acceptance or rejection, if other than in 3.11.
  - d. Image and report retention when applicable (see 3.10).



MIL-STD-883K

FIGURE 2035-1. Bond area.



ACCEPT

FIGURE 2035-2. Acceptable bond area.

METHOD 2035 19 August 1994

REJECT < minimum area



FIGURE 2035-3. Rejectable bond area.









FIGURE 2035-6. Longitudinal misaligned bond area.

FIGURE 2035-5. Lateral misaligned bond area.

This page intentionally left blank

METHOD 2035 19 August 1994

#### METHOD 2036.1

## RESISTANCE TO SOLDERING HEAT

1. <u>PURPOSE</u>. This test method is performed to determine whether termination leads and other component parts can withstand the effects of the heat to which they will be subjected during the soldering process (solder iron, solder dip, solder wave, or solder reflow). The heat can be either conducted heat through the termination into the component part, or radiant heat from the solder bath when in close proximity to the body of the component part, or both. The solder dip method is used as a reasonably close simulation of the conditions encountered in wave soldering, in regard to radiated and conducted heat. This test also is intended to evaluate the impact of reflow techniques to which components may be exposed. The heat of soldering can cause solder reflow which may affect the electrical characteristics of the component part and may cause mechanical damage to the materials making up the part, such as loosening of terminations or windings, softening of insulation, opening of solder seals, and weakening of mechanical joints.

#### 2. APPARATUS.

2.1 <u>Solder pot</u>. A static solder pot, of sufficient size to accommodate the mounting board and the immersion of its terminations to the depth specified for the solder dip (without touching the bottom of the pot), shall be used. This apparatus shall be capable of maintaining the solder at the temperature specified. The solder bath temperature shall be measured in the center of the pot at a depth of at least 0.500 inch (12.7 mm), but no deeper than 1 inch (25.4 mm) below the surface of the solder.

2.2 <u>Heat sinks or shielding</u>. The use of heat sinks or shielding is prohibited except when it is a part of the component. When applicable, heat sinks or shielding shall be specified in the individual specification, including all of the details, such as materials, dimensions, method of attachment, and location of the necessary protection.

2.3 <u>Fixtures</u>. Fixtures, when required, shall be made of a non-solderable material designed so that they will make minimum contact (i.e., minimum heat sink) with the component. Further, they shall not place undue stress on the component when fixtured.

2.4 <u>Mounting board</u>. A mounting board, in accordance with NEMA grade FR-4 of IPC-4101 (e.g. glass epoxy material, IPC-4101/21, IPC-4101/26, IPC-4101/82, IPC-4101/83, IPC-4101/92, IPC-4101/93, IPC-4101-95, IPC-4101/97 and IPC4101/98), 9 square inches (e.g. 3 x 3, 1 x 9, etc.), minimum area, 0.062 inch ±0.0075 inch (1.57 mm ±0.191 mm) thick, shall be used, unless otherwise specified. Component lead holes shall be drilled such that the diametrical clearance between the hole and component terminals shall not exceed 0.015 inch (0.38 mm). Metal eyelets or feed-throughs shall not be used. Surface mount boards, when specified in the individual specification, shall have pads of sufficient size and number to accommodate the component being tested.

2.5 <u>Solder iron</u>. A solder iron, capable of maintaining a temperature of 350 °C ±10 °C, under thermal load, shall be used.

2.6 <u>Reflow chambers</u>. The reflow chambers or equivalent (Vapor Phase Reflow (VPR) chamber, Infrared Reflow (IRR) oven, air circulating oven, etc.) shall be of sufficient size to accommodate the mounting board and components to be tested. The chamber shall be capable of generating the specified heating rate, temperatures and environments.

2.7 <u>Temperature measurement</u>. Low mass thermocouples that do not affect the heating rate of the sample shall be used. A temperature recording device is recommended. The equipment shall be capable of maintaining an accuracy of  $\pm 1$  °C at the temperature range of interest.

### 3. MATERIALS.

3.1 <u>Solder</u>. The solder or solder paste shall be tin-lead alloy with a nominal tin content of 50 percent to 70 percent in accordance with IPC J-STD-006, "Requirements for Electronic Grade Solder Alloys and Fluxed and Non-Fluxed Solid Solders for Electronic Soldering Applications" or IPC J-STD-005, "Requirements for Soldering Pastes". When specified in the individual specification, other solders can be used provided they are molten at the specified temperature.

3.2 <u>Flux</u>. When flux is used, it shall conform to type A of IPC J-STD-004, "Requirements for Soldering Fluxes", or as specified in the individual specification.

3.3 VPR fluid. A perfluorocarbon fluid that has a boiling point of 215 °C shall be used.

METHOD 2036.1 7 June 2013

4. <u>PROCEDURE</u>. The procedures described below in paragraph 4.4.1 through 4.4.6 are the default tests procedures. At the manufacturer's option, other test setups/procedures may be used provided it can be shown that they provide an equivalent stress. In the absence of equivalent procedures, the specified procedures shall be followed.

4.1 <u>Special preparation of specimens</u>. Any special preparation of specimens prior to testing shall be as specified in the individual specification. This could include specific instructions such as bending or any other relocation of terminations, cleaning, application of flux, pre-tinning, or attachment of heat sinks or protective shielding, prior to test.

4.2 <u>Preparation of solder bath</u>. The molten solder shall be agitated to assure that the temperature is uniform. The surface of the solder shall be kept clean and bright.

4.3 <u>Application of flux</u>. When flux is used, the terminations to be tested shall be immersed in the flux, which is at room ambient temperature, to the depth specified for the solder dip. The duration of the immersion shall be from 5 seconds (s) to 10 seconds.

4.4 <u>Test conditions</u>. Unless otherwise specified in the individual specification, the test shall be performed on all solder terminations attached to the component part (see FIGURE 2036-1 for examples). There are six types of soldering techniques covered by these test conditions. The test conditions are outlined below and in TABLE 2036-I.

| Test condition A:        | Solder iron - Hand soldering of solder cups, through hole components, tab and post terminations, and solder eyelet terminations.                               |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Test condition B:        | Solder dip - Simulates hot solder dipping (tinning) of leaded components.                                                                                      |
| Test condition C:        | Wave solder - Simulates wave solder of topside board mount product.                                                                                            |
| Test condition D:        | Wave solder - Simulates wave solder of bottom-side board mount product.                                                                                        |
| Test condition H:        | VPR – VPR environment without preheat.                                                                                                                         |
| Test conditions I, J, K: | Infrared/Convection reflow - Simulates IRR, natural convection, and forced air convection reflow environments (see TABLE 2036-1 for temperature requirements). |

#### 4.4.1 Test condition A: Solder iron.

- a. When testing a solder cup, tab and post termination, or solder eyelet termination, the applicable wire size, properly prepared for the solder termination, shall be attached in the appropriate manner.
- b. When testing a board mount component, the component shall be placed on a mounting board (See 2.4).
- c. When specified, the components shall be fluxed (See 4.3).
- d. Unless otherwise specified, a solder iron in accordance with 2.5 shall be used.
- e. The solder iron shall be heated to 350 °C ±10 °C and applied to the termination for a duration of 4 seconds to 5 seconds as specified in TABLE 2036-I. The solder and iron shall be applied to the area of the assembly closest to the component body that the product is likely to experience. For surface mount components, the iron shall be placed on the pad only.
- f. Remove the iron and allow the component to cool and stabilize at room ambient conditions. If flux was used, the component shall be cleaned using an appropriate cleaning solution.

#### 4.4.2 Test condition B: Solder dip.

- a. Place the component in an appropriate fixture (See 2.3).
- b. When specified, the leads shall be fluxed (See 4.3).
- c. Remove the dross from the solder pot surface.
- d. Unless otherwise specified, terminations shall be immersed to within 0.050 inch (1.27 mm) of the component body in accordance with TABLE 2036-1. Terminations shall be immersed simultaneously, if the geometry of the component permits.
- e. After the solder dip, the component shall be allowed to cool and stabilize at room ambient conditions. If flux was used, the component shall be cleaned using an appropriate cleaning solution.

#### 4.4.3 Test condition C: Wave solder - topside board mount component.

- a. The component under test shall be mounted on a mounting board or fixture (See 2.3 or 2.4). Through-hole mounted components shall have their terminals inserted into the termination holes. Surface mount components shall be placed on top of the board (see FIGURE 2036-1 for mounting examples).
- b. When specified, the leads shall be fluxed (See 4.3).
- c. Remove the dross from the solder pot surface.
- d The components, mounted on the board, shall be preheated and immersed in the solder pot so that the bottom of the board floats on the molten solder in accordance with TABLE 2036-1.
- e. The test specimen is not to be held against the surface of the molten solder.
- f. After the float, the components shall be allowed to cool and stabilize at room ambient conditions. If flux was used, the components shall be cleaned using an appropriate cleaning solution.

#### 4.4.4 Test condition D: Wave solder - bottom side board mount product.

- a. Place the component in an appropriate fixture (See 2.3).
- b. When specified, the terminations shall be fluxed (See 4.3).
- c. The component shall be preheated and fully immersed in the solder bath in accordance with TABLE 2036-I.
- d. After the immersion, the component shall be allowed to cool and stabilize at room ambient conditions. If flux was used, the component shall be cleaned using an appropriate cleaning solution.

### 4.4.5 Test condition H: Vapor phase reflow soldering.

- a. Components shall be mounted on a mounting board or fixture (See 2.3 or 2.4). Through-hole mounted components shall have their terminals inserted into the termination holes. Surface mount components shall be placed on top of the board.
- b. A test chamber shall be used which is large enough to suspend the mounting board or fixture without touching the sides or solution (See 2.6). The VPR fluid shall be placed in the test chamber and shall be heated until it is boiling. The solution shall be allowed to boil for 5 minutes prior to suspending the mounting board or fixture.
- c. The specific combination of temperature, duration of exposure, and number of heats shall be as specified in TABLE 2036-I.
- d. After chamber equalization, the mounting board or fixture shall be suspended into the vapor in a horizontal plane. The mounting board or fixture shall not touch the solution.
- e. After the heat, the component shall be allowed to cool and stabilize at room ambient conditions. If a solder paste was used, the component shall be cleaned using an appropriate solution.

- 4.4.6 Test conditions I, J, K: Infrared / convection reflow soldering.
  - a. Components shall be mounted on a mounting board or fixture (See 2.3 or 2.4). Through-hole mounted components shall have their terminals inserted into the termination holes. Surface mount components shall be placed on top of the board.
  - b. A test chamber as specified in 2.6 shall be used.
  - c. A low mass thermocouple shall be attached tightly to the component at an appropriate position away from the edges.
  - d. The mounting board or fixture shall be placed into the test chamber and the temperature of the component ramped at a rate of 1 °C/s to 4 °C/s, as measured by the thermocouple. The mounting board or fixture shall be above 183 °C for 90 seconds to 120 seconds and held at the final temperature and time designated by the test condition. The mounting board or fixture shall then be allowed to cool to room ambient temperature. This constitutes one heat cycle in accordance with TABLE 2036-1.

5. <u>EXAMINATIONS AND MEASUREMENTS</u>. Examinations and measurements are to be made before and after the test, as specified in the individual specification.

- 6. <u>SUMMARY</u>. The following details are to be specified in the individual specification:
  - a. The use of heat sinks or shielding is prohibited except when they are part of the component (see 2.2).
  - b. Mounting board, if different from that specified (see 2.4).
  - c. Solder, if different from that specified (see 3.1).
  - d. Flux, if applicable and if different from that specified (see 3.2, 4.1, and 4.3).
  - e. Solder terminations that are not to be tested, if applicable (see 4.4).
  - f. Special preparation of specimens if applicable (see 4.1).
  - g. Depth of immersion in the molten solder, if different from that specified (see 4.4.2).
  - h. Test condition letter (see 4.4).
  - i. Cooling time prior to final examinations and measurements (see 4.4 and 5).
  - j. Examinations and measurements before and after test, as applicable (see 5).
  - k. Method of internal inspection, if required (see 5).

| Test<br>Condition | Solder Technique simulation | Temperature (°C)               | Time (s) (at<br>temp.) | Temperature ramp / immersion<br>and / emersion rate                           | Number of heat<br>cycles |
|-------------------|-----------------------------|--------------------------------|------------------------|-------------------------------------------------------------------------------|--------------------------|
| А                 | Solder iron                 | 350 ± 10 (solder<br>iron temp) | 4 - 5                  |                                                                               | 1                        |
| В                 | Dip                         | 260 ± 5 (solder<br>temp)       | 10 ± 1                 | 25 ± 6 mm/s                                                                   | 1                        |
| С                 | Wave: Topside               | 260 ± 5 (solder<br>temp)       | 10 ± 1                 | Preheat 1 °C/s-4 °C/s to within<br>100 °C of solder temp. 25 mm/s<br>± 6 mm/s | 1                        |
| D                 | Wave: Bottom-side           | 260 ± 5 (solder<br>temp)       | 10 ± 1                 | Preheat 1 °C/s-4 °C/s to within<br>100 °C of solder temp. 25 mm/s<br>± 6 mm/s | 1                        |
| н                 | Vapor phase reflow          | 215 ± 5<br>(vapor temp)        | 60 ± 5                 |                                                                               | 1                        |
| I                 | IR/convection reflow        | 215 ± 5 (component temp)       | 30 ± 5                 | 1 °C/s-4 °C/s; time above 183 °C,<br>90 s – 120 s                             | 3                        |
| J                 | IR/convection reflow        | 235 ± 5 (component temp)       | 30 ± 5                 | 1 °C/s-4 °C/s; time above 183 °C,<br>90 s – 120 s                             | 3                        |
| к                 | IR/convection reflow        | 250 ± 5 (component temp)       | 30 ± 5                 | 1 °C/s-4 °C/s; time above 183 °C,<br>90 s – 120 s                             | 3                        |

# TABLE 2036-1: Test conditions.



AXIAL LEADS - WIRE LEADS



RADIAL LEADS - PIN LEADS

ZZ IN 877 Z 111

DUAL IN-LINE PACKAGE - RIBBON LEADS

FIGURE 2036-1 Component lead and mounting examples.

This page intentionally left blank.

## METHOD 2037

## X-RAY FLUORESCENCE (XRF) SCAN FOR TIN (Sn)-LEAD (Pb) CONTENT ANALYSIS

1. <u>PURPOSE</u>. The purpose of this test is to verify that the amount of Lead (Pb) in Tin-Lead (Sn-Pb) alloys and electroplated finishes contain at least 3 weight percent (wt%) Lead by using X-Ray Fluorescence (XRF). This test method also establishes the XRF scan locations, and sampling plans for various package styles.

2. <u>APPLICABLE DOCUMENTS</u>. The following document forms a part of this document to the extent specified herein. Unless otherwise specified, the issue of this document is that cited in the solicitation or contract.

#### 2.1 Government documents.

## DEPARTMENT OF DEFENSE STANDARDS

MIL-STD-1916 DOD Preferred Methods for Acceptance of Product.

(Copies of thIs document are available online at <u>http://quicksearch.dla.mil</u> or from the Standardization Documents Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

## 2.2 Non-government publications

## JEDEC SOLID STATE TECHNOLGY ASSOCIATION

JEDEC JESD213 Standard Test Method Utilizing X-ray Fluorescence (XRF) for Analyzing Component Finishes and Solder Alloys to Determine Tin (SN) - Lead (Pb) Content.

(Copies of this document are available online at <u>http://www.jedec.org</u> or from the JEDEC Solid State Technology Association, 3103 North 10<sup>th</sup> Street, Suite 240 South, Arlington, VA 22201-2107.)

#### 3. APPARATUS.

3.1. <u>XRF Instrument</u>. The XRF instrument shall be capable of qualitatively identifying the metals present in a complex sample and providing quantitative accuracy sufficient to insure at least 3 wt% Lead (Pb).

3.1.1 <u>X-ray detector</u>. A peltier cooled pin diode detector, or similar detector with increased spatial resolution, is the preferred apparatus. A proportional counter detector, or a capillary optic collimated XRF instrument may be used if it can meet the test requirements. (Requirements are based on alignment, focusing, scan area, and spatial resolution. For guidance on these requirements refer to JEDEC JESD213.) The detector used shall be able to quantify lead (Pb) with ± 2 wt% accuracy when operated in the range from 0 to 10 wt%, and in combination with interfering energy lines from elements such as bismuth (Bi). The excitation voltage for the X-rays shall be a minimum of 40 KeV to support detection of higher energy lines.

3.1.2 <u>Positioning fixture</u>. Positioning fixtures or sample trays shall be made of materials that do not interfere with the accuracy of the analysis, e.g., commercially pure aluminum.

3.2 <u>Verification standard</u>. For tin-lead alloys, a tin-lead composition standard with a lead content of 3.0 wt% is required. This Sn-Pb standard shall be a cast alloy sample made from high purity tin and lead. The value for the standard shall be traceable to values provided by the National Institute of Standards and Technology (NIST). If surface finish thickness is a concern, a foil standard of  $\ge$  99.9 wt% tin of a specified thickness consistent with component design is required.

Note: For guidance on traceability to values for NIST Standard Reference Materials or other certified reference materials, refer to the NIST Policy on Traceability at <a href="http://ts.nist.gov/traceability">http://ts.nist.gov/traceability</a>.

#### 4. PROCEDURE.

4.1 <u>Verification</u>. The equipment calibration shall be verified at the beginning of each work shift by measuring the Tin-Lead (Sn-Pb) verification standard. If surface finish thickness is a concern, the foil verification standard shall be read over a substrate similar to the sample. The result must agree with the assigned value for the verification standard after taking into account the uncertainty of the assigned value and the laboratory's uncertainty. (i.e., if a 3.0 wt% Lead (Pb) verification standard has a tolerance of  $\pm 10\%$ , the allowable range would be 2.7 to 3.3 wt% Lead (Pb).) It may be useful to implement a control chart to monitor this comparison.

4.2 <u>Sampling plans</u>. Sample size shall be a minimum of five (5) components per plating lot. Visually inspect the surfaces on each sample at 30X to determine the homogeneity of the surfaces. Homogeneous surface devices require measurement of one spot per sample surface. For heterogeneous surface devices, each visually distinct surface requires a separate scan.

4.2.1 <u>Sample surfaces</u>. A sample will typically have multiple surfaces that have been made as separate processes and assembled together; for example, metal leads, can, and lid for a TO type package. Each of the separate component metal surfaces requires a separate scan.

4.2.2. <u>Alternate sampling</u>. Alternate sampling may be use if specified by the contract, or as specified in a statistically based sampling plan derived from MIL-STD-1916. The testing facility shall justify any other sampling plan such as needing to determine the number of spot location measurements required per sample to ensure a high level of confidence is obtained. This determination shall be based upon the equipment used for testing, manufacturing processes, materials used and geometry of the component being tested (see section 4.3 of JEDEC JESD213 for guidance.)

4.3 <u>Measurements</u>. Each sample shall be measured independently. Scanning multiple samples under the X-ray beam at one time is not acceptable. The samples should be measured on a flat surface, when possible. For non-flat or rounded surfaces, the sample must be measured at the center to prevent extending beyond the sample edge. Caution should be exercised to prevent X-ray beam scatter by measuring on non-flat surfaces.

4.3.1 <u>Capillary optic collimated XRF instruments</u>. Scanning or other averaging to 15 square mil area, or the maximum available area if less than 15 square mils, shall be performed when using a capillary optic collimated XRF instrument.

#### 4.4 Scan Locations and Guidance:

4.4.1 <u>Scan Locations</u>. Figures 2037-1 to 2037-9 show typical scan locations for the most common package styles. Each visually identifiable component metal surface requires a separate scan, for example, metal device leads, cans, and lids for a TO type package all require individual scans. Flat surfaces provide the greatest measurement accuracy. Sharp edges, highly curved surfaces, and locations that will mix responses from dissimilar materials will result in lower accuracy. For non-flat or rounded surfaces, the sample must be measured at the center to prevent extending beyond the sample edge. Caution should be exercised to prevent X-ray beam scatter by avoiding measurements on non-flat surfaces.

4.4.1.1 <u>Scan Locations on Device Leads</u>: Leaded devices shall be measured as closely as practical to the device body, with care to exclude the body material. A second location away from the device body shall also be measured.

4.4.1.2 <u>Scan Locations on Large or Rounded Surfaces</u>: Devices with varied geometry shall be measured at each different plane. In all cases, the X-ray spot or beam size shall be small enough to remain within the area under test with a guard band area approximating the beam diameter. Large pad devices shall be scanned in one location with adequate scan size to meet accuracy and reproducibility requirements, rather than scanning the entire surface (see Figure 2037-1).



FIGURE 2037-1. Typical Scan Location on Flat Surface Mounted Devices.

4.5 <u>Acceptance Criteria</u>. For Tin (Sn) and Lead (Pb) containing samples the lot shall pass if each of the measured readings are  $\geq$  3.0 wt% Lead (Pb) unless a greater percentage of Lead (Pb) is specified in the contract or acquisition document. These minimums shall be adjusted to account for the equipment accuracy established per a Gauge Reproducibility and Repeatability study (i.e., if the equipment has an established accuracy of ±20%, then the required minimum is 3.6 wt% Lead (Pb).) One rejected sample shall be cause of rejection for the entire sample lot. A failed lot shall remain rejected, or be reworked, or be evaluated per 4.5.1.

4.5.1 <u>Alternate Acceptance Method</u>. For a lot that fails the XRF analysis per paragraph 4.5, and that lot is not rejected or reworked, then the alternate acceptance of the XRF materials analysis shall be conducted. This also applies to a lot when segregation of the Lead (Pb) and Tin (Sn) is suspected.

4.5.1.1 The composition shall be confirmed by cross-section and Scanning Electron Microscopy-Energy Dispersive Spectroscopy (SEM-EDS) measurements. Because SEM-EDS does not penetrate as deeply as XRF, measurements shall be taken at the solder surface, in the middle of the cross-section, and at the interface with the substrate. Samples confirmed by SEM-EDS to have <3.0 wt% Pb (Lead) at any scan location shall be considered rejections.



FIGURE 2037-2. Scan Locations on Gull-Wing Lead.







FIGURE 2037-4. Scan Locations on Reversed J-Style lead.



FIGURE 2037-5. Scan Locations on Dual In-Line Package.



FIGURE 2037-6. Scan Locations on Flat Pack Package.



FIGURE 2037-7. Scan Locations on Pin Grid Array Package.



MIL-STD-883K

FIGURE 2037-8. Scan Locations on Ball Grid Array Package 1.





Side View



<u>NOTE</u>: On Ball Grid Array packages with ball diameters ranging from 0.5 to 0.65 mm, with rounded surfaces, an accurate quantitative analysis is challenging even with a capillary optic XRF, and is more difficult with mechanically collimated XRF. A rounded surface with 0.5 mm diameter is below the size recommended suitable for mechanically collimated XRF, per JEDEC JESD213, Table 1.

- 5. <u>SUMMARY</u>. The following details shall be specified in the applicable acquisition document:
  - a. Sampling plan if other than five (5) components per plating lot.
  - b. Surfaces and surface locations to be scanned for the type of component sampled.
  - c. When an alternate acceptance method is used.

This page intentionally left blank

## METHOD 2038

### SOLDER COLUMN PACKAGE DESTRUCTIVE LEAD PULL TEST

1. <u>PURPOSE</u>. This method provides a test for determining the integrity of solder column type package leads by measuring the capability of the package column to withstand an axial force.

2. <u>APPARATUS</u>. The apparatus for this test shall consist of suitable equipment for applying the specified stress to the package column. A calibrated measurement and indication of the applied stress in grams-force (gf) shall be provided by equipment capable of measuring stresses up to twice the specified minimum limit value, with an accuracy of ±5 percent.

3. <u>PROCEDURE</u>. Tension only shall be applied, without shock, to each lead to be tested in a direction parallel to the axis of the lead. The tension shall be increased until the minimum acceptable pull strength is reached or upon separation of the lead from the package. The tension shall be applied as close to the end of the lead as possible, gripped on no more than half of the column length.

3.1 Pull Rate. Pull rate should not exceed 1.0 inch/minute.

3.2 <u>Failure criteria</u>. The minimum acceptable lead pull strength shall be 2,810 grams-force per square mm of cross-sectional lead area. For typical column diameters, minimum lead pull strengths are defined in table I below.

| Column Diameter       | Minimum Lead Pull Strength |
|-----------------------|----------------------------|
| 0.55 mm<br>(0.022 in) | 670 grams-force            |
| 0.51 mm<br>(0.020 in) | 575 grams-force            |
| 0.41 mm<br>(0.016 in) | 370 grams-force            |
| 0.33 mm<br>(0.013 in) | 240 grams-force            |

### TABLE I. Minimum lead pull strength.

- 3.3 Failure category. Failure categories are as follows:
  - a. Column failure, where failure occurs through the core of the solder column.
  - b. Pad/column joint failure, where failure occurs at the pad/column attach joint.
  - c. Pad failure, where failure occurs when the pad is separated from the package.
- 4. <u>SUMMARY</u>. The following details shall be specified in the applicable acquisition document:
  - a. Number of leads tested.
  - b. Measured lead pull strength for each lead tested.
  - c Failure category for each lead tested.

This page intentionally left blank.